Datasheet AD7616 (Analog Devices) - 7

ManufacturerAnalog Devices
Description16-Channel DAS with 16-Bit, Bipolar Input, Dual Simultaneous Sampling ADC
Pages / Page51 / 7 — AD7616. Data Sheet. TIMING SPECIFICATIONS Universal Timing …
File Format / SizePDF / 1.4 Mb
Document LanguageEnglish

AD7616. Data Sheet. TIMING SPECIFICATIONS Universal Timing Specifications. Table 2. Parameter1. Min Typ Max Unit Description

AD7616 Data Sheet TIMING SPECIFICATIONS Universal Timing Specifications Table 2 Parameter1 Min Typ Max Unit Description

Model Line for this Datasheet

Text Version of Document

link to page 34 link to page 31 link to page 31 link to page 31
AD7616 Data Sheet TIMING SPECIFICATIONS Universal Timing Specifications
VCC = 4.75 V to 5.25 V, VDRIVE = 2.3 V to 3.6 V, VREF = 2.5 V external reference/internal reference, TA = −40°C to +125°C, unless otherwise noted. Interface timing tested using a load capacitance of 30 pF, dependent on VDRIVE and load capacitance for serial interface (see Table 14).
Table 2. Parameter1 Min Typ Max Unit Description
t 1 µs Minimum time between consecutive CONVST rising edges (excluding burst and CYCLE oversampling modes) t 50 ns CONVST low pulse width CONV_LOW t 50 ns CONVST high pulse width CONV_HIGH t 32 ns CONVST high to BUSY high (manual mode) BUSY_DELAY t 20 ns BUSY fal ing edge to CS_SETUP CS fal ing edge setup time t 50 ns Channel select setup time in hardware mode for CHSELx CH_SETUP t 20 ns Channel select hold time in hardware mode for CHSELx CH_HOLD t 475 520 ns Conversion time for the selected channel pair CONV t 480 ns Acquisition time for the selected channel pair ACQ t 50 ns QUIET CS rising edge to next CONVST rising edge t RESET_LOW Partial Reset 40 500 ns Partial RESET low pulse width Full Reset 1.2 µs Full RESET low pulse width t DEVICE_SETUP Partial Reset 50 ns Time between partial RESET high and CONVST rising edge Full Reset 15 ms Time between full RESET high and CONVST rising edge t WRITE Partial Reset 50 ns Time between partial RESET high and CS for write operation Full Reset 240 µs Time between full RESET high and CS for write operation t 1 ms Time between stable V /V and release of RESET (see Figure 50) RESET_WAIT CC DRIVE t Time prior to release of RESET that queried hardware inputs must be stable for (see Figure 50) RESET_SETUP Partial Reset 10 ns Full Reset 0.05 ms t Time after release of RESET that queried hardware inputs must be stable for (see Figure 50) RESET_HOLD Partial Reset 10 ns Full Reset 0.24 ms 1 Not production tested. Sample tested during initial release to ensure compliance.
tCYCLE t t CONV_LOW CONV_HIGH t t BUSY_DELAY QUIET CONVST BUSY t t CONV ACQ tCS_SETUP CS t t CH_SETUP CH_HOLD HARDWARE
102
CHSEL0 TO CHx y MODE ONLY CHSEL2
13591- Figure 2. Universal Timing Diagram Across All Interfaces Rev. 0 | Page 6 of 50 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS Universal Timing Specifications Parallel Mode Timing Specifications Serial Mode Timing Specifications ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CONVERTER DETAILS ANALOG INPUT Analog Input Channel Selection Analog Input Ranges Analog Input Impedance Analog Input Clamp Protection Analog Input Antialiasing Filter ADC TRANSFER FUNCTION INTERNAL/EXTERNAL REFERENCE SHUTDOWN MODE DIGITAL FILTER APPLICATIONS INFORMATION FUNCTIONALITY OVERVIEW POWER SUPPLIES TYPICAL CONNECTIONS DEVICE CONFIGURATION OPERATIONAL MODE INTERNAL/EXTERNAL REFERENCE DIGITAL INTERFACE HARDWARE MODE SOFTWARE MODE RESET FUNCTIONALITY PIN FUNCTION OVERVIEW DIGITAL INTERFACE CHANNEL SELECTION Hardware Mode Software Mode PARALLEL INTERFACE Reading Conversion Results Writing Register Data Reading Register Data SERIAL INTERFACE Reading Conversion Results Writing Register Data Reading Register Data SEQUENCER HARDWARE MODE SEQUENCER SOFTWARE MODE SEQUENCER BURST SEQUENCER Hardware Mode Burst Software Mode Burst DIAGNOSTICS DIAGNOSTIC CHANNELS INTERFACE SELF TEST CRC REGISTER SUMMARY ADDRESSING REGISTERS CONFIGURATION REGISTER CHANNEL REGISTER INPUT RANGE REGISTERS INPUT RANGE REGISTER A1 INPUT RANGE REGISTER A2 INPUT RANGE REGISTER B1 INPUT RANGE REGISTER B2 SEQUENCER STACK REGISTERS STATUS REGISTER OUTLINE DIMENSIONS ORDERING GUIDE