Datasheet AD9653 (Analog Devices) - 5

ManufacturerAnalog Devices
DescriptionQuad, 16-Bit, 125 MSPS Serial LVDS 1.8 V Analog-to-Digital Converter
Pages / Page42 / 5 — AD9653. Data Sheet. SPECIFICATIONS DC SPECIFICATIONS. Table 1. …
RevisionF
File Format / SizePDF / 1.3 Mb
Document LanguageEnglish

AD9653. Data Sheet. SPECIFICATIONS DC SPECIFICATIONS. Table 1. Parameter1. Temperature Min. Typ. Max Unit

AD9653 Data Sheet SPECIFICATIONS DC SPECIFICATIONS Table 1 Parameter1 Temperature Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

AD9653 Data Sheet SPECIFICATIONS DC SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, 2.0 V p-p ful -scale differential input at −1.0 dBFS; VREF = 1.0 V, DCS off, unless otherwise noted.
Table 1. Parameter1 Temperature Min Typ Max Unit
RESOLUTION 16 Bits ACCURACY No Missing Codes Full Guaranteed Offset Error Full −0.49 −0.3 0.17 % FSR Offset Matching Full −0.14 +0.2 0.39 % FSR Gain Error Full −12.3 −5 2.37 % FSR Gain Matching Full 1.0 1.1 5.8 % FSR Differential Nonlinearity (DNL) Full −0.77 0.95 LSB 25°C ±0.7 LSB Integral Nonlinearity (INL) Full −7.26 8.18 LSB 25°C ±3.5 LSB TEMPERATURE DRIFT Offset Error Full 3.5 ppm/°C INTERNAL VOLTAGE REFERENCE Output Voltage (1.0 V Mode) Full 0.98 1.0 1.02 V Load Regulation at 1.0 mA (VREF = 1.0 V) Full 2 mV Input Resistance 25°C 7.5 kΩ INPUT-REFERRED NOISE VREF = 1.0 V 25°C 2.7 LSB rms ANALOG INPUTS Differential Input Voltage (VREF = 1.0 V) Full 2 V p-p Common-Mode Voltage Full 0.9 V Common-Mode Range 25°C 0.5 1.3 V Differential Input Resistance 25°C 2.6 kΩ Differential Input Capacitance 25°C 7 pF POWER SUPPLY AVDD Full 1.7 1.8 1.9 V DRVDD Full 1.7 1.8 1.9 V I 2 AVDD Full 305 330 mA IDRVDD (ANSI-644 Mode)2 Full 60 64 mA IDRVDD (Reduced Range Mode)2 25°C 45 mA TOTAL POWER CONSUMPTION DC Input Full 607 649 mW Sine Wave Input (Four Channels Including Output Drivers, ANSI-644 Mode) Full 657 708 mW Sine Wave Input (Four Channels Including Output Drivers, Reduced Range Mode) 25°C 630 mW Power-Down 25°C 2 mW Standby3 Full 356 392 mW 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed. 2 Measured with a low input frequency, full-scale sine wave on all four channels. 3 Can be controlled via the SPI. Rev. E | Page 4 of 41 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS VREF = 1.0 V VREF = 1.3 V EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS AND TIMING SDIO/OLM Pin SCLK/DTP Pin CSB Pin RBIAS Pin OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Channel-Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Device Index (Register 0x04, Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Bits[7:6]—Open Bit 5—External Power-Down Pin Function Bits[4:2]—Open Bits[1:0]—Power Mode Clock (Register 0x09) Bits[7:1]—Open Bit 0—Duty Cycle Stabilize Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bit 7—Open Bit 6—LVDS-ANSI/LVDS-IEEE Option Bits[5:3]—Open Bit 2—Output Invert Bit 1—1 Bit 0—Output Format Output Adjust (Register 0x15) Bits[7:6]—Open Bits[5:4]—Output Driver Termination Bits[3:1]—Open Bit 0—Output Drive Output Phase (Register 0x16) Bit 7—Open Bits[6:4]—Input Clock Phase Adjust Bits[3:0]—Output Clock Phase Adjust Serial Output Data Control (Register 0x21) Sample Rate Override (Register 0x100) User Input/Output Control 2 (Register 0x101) Bits[7:1]—Open Bit 0—SDIO Pull-Down User Input/Output Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open APPLICATIONS INFORMATION DESIGN GUIDELINES POWER AND GROUND RECOMMENDATIONS CLOCK STABILITY CONSIDERATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS VCM REFERENCE DECOUPLING SPI PORT CROSSTALK PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE