Data SheetAD7352TIMING SPECIFICATIONS V 1 DD = 2.5 V ± 10%, VDRIVE = 2.25 V to 3.6 V, internal reference = 2.048 V, TA = TMAX to TMIN , unless otherwise noted. Table 3. ParameterLimit at TMIN, TMAXUnitDescription fSCLK 50 kHz min 48 MHz max tCONVERT t2 + 13 × tSCLK ns max tSCLK = 1/fSCLK tQUIET 5 ns min Minimum time between end of serial read and next falling edge of CS t2 5 ns min CS to SCLK setup time t 2 3 6 ns max Delay from CS until SDATAA and SDATAB are three-state disabled t 2, 3 4 Data access time after SCLK falling edge 12.5 ns max 1.8 V ≤ VDRIVE < 2.25 V 11 ns max 2.25 V ≤ VDRIVE < 2.75 V 9.5 ns max 2.75 V ≤ VDRIVE < 3.3 V 9 ns max 3.3 V ≤ VDRIVE ≤ 3.6 V t5 5 ns min SCLK low pulse width t6 5 ns min SCLK high pulse width t 2 7 3.5 ns min SCLK to data valid hold time t 2 8 9.5 ns max CS rising edge to SDATAA, SDATAB high impedance t9 5 ns min CS rising edge to falling edge pulse width t 2 10 4.5 ns min SCLK falling edge to SDATAA, SDATAB high impedance 9.5 ns max SCLK falling edge to SDATAA, SDATAB high impedance 1 Temperature ranges are as follows: Y grade: −40°C to +125°C; B grade: −40°C to +85°C. 2 Specified with a load capacitance of 10 pF on SDATAA and SDATAB. 3 The time required for the output to cross 0.4 V or 2.4 V. Rev. B | Page 5 of 20 Document Outline Features Applications Functional Block Diagram General Description Product Highlights Table of Contents Revision History Specifications Timing Specifications Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Theory of Operation Circuit Information Converter Operation Analog Input Structure Analog Inputs Driving Differential Inputs Differential Amplifier Op Amp Pair Voltage Reference ADC Transfer Function Modes of Operation Normal Mode Partial Power-Down Mode Full Power-Down Mode Power-Up Times Power vs. Throughput Rate Serial Interface Application Hints Grounding and Layout Evaluating the AD7352 Performance Outline Dimensions Ordering Guide