Datasheet AD7767 (Analog Devices) - 8

ManufacturerAnalog Devices
Description24-Bit, 15 mW, 109 dB, 128 kSPS/64 kSPS/32 kSPS ADCs
Pages / Page25 / 8 — AD7767. PART OUT OF POWER-DOWN. FILTER RESET. PART IN POWER-DOWN. BEGINS …
RevisionC
File Format / SizePDF / 2.0 Mb
Document LanguageEnglish

AD7767. PART OUT OF POWER-DOWN. FILTER RESET. PART IN POWER-DOWN. BEGINS SAMPLING. MCLK (I). t20. SYNC/PD (I). DRDY (O). tSETTLING

AD7767 PART OUT OF POWER-DOWN FILTER RESET PART IN POWER-DOWN BEGINS SAMPLING MCLK (I) t20 SYNC/PD (I) DRDY (O) tSETTLING

Model Line for this Datasheet

Text Version of Document

link to page 18
AD7767 PART OUT OF POWER-DOWN FILTER RESET PART IN POWER-DOWN BEGINS SAMPLING MCLK (I) A B C D t t20 18 SYNC/PD (I) t t 19 21 DRDY (O) tSETTLING
5 00 9-
DOUT (O) VALID DATA INVALID DATA VALID DATA
85 06 Figure 5. Reset, Synchronization, and Power-Down Timing (For More Information, See the Power-Down, Reset, and Synchronization Section) Rev. C | Page 7 of 24 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION RELATED DEVICES TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION AD7767/AD7767-1/AD7767-2 TRANSFER FUNCTION CONVERTER OPERATION ANALOG INPUT STRUCTURE SUPPLY AND REFERENCE VOLTAGES AD7767 INTERFACE INITIAL POWER-UP READING DATA POWER-DOWN, RESET, AND SYNCHRONIZATION DAISY CHAINING READING DATA IN DAISY-CHAIN MODE CHOOSING THE SCLK FREQUENCY DAISY-CHAIN MODE CONFIGURATION AND TIMING DIAGRAMS DRIVING THE AD7767 DIFFERENTIAL SIGNAL SOURCE SINGLE-ENDED SIGNAL SOURCE ANTIALIASING POWER DISSIPATION VREF+ INPUT SIGNAL MULTIPLEXING ANALOG INPUT CHANNELS OUTLINE DIMENSIONS ORDERING GUIDE