Datasheet AD7952 (Analog Devices) - 4

ManufacturerAnalog Devices
Description14-Bit, 1 MSPS, Differential, Programmable Input PulSAR® ADC
Pages / Page33 / 4 — Data Sheet. AD7952. SPECIFICATIONS. Table 2. Parameter. …
RevisionA
File Format / SizePDF / 615 Kb
Document LanguageEnglish

Data Sheet. AD7952. SPECIFICATIONS. Table 2. Parameter. Conditions/Comments Min. Typ. Max. Unit

Data Sheet AD7952 SPECIFICATIONS Table 2 Parameter Conditions/Comments Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 21 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5
Data Sheet AD7952 SPECIFICATIONS
AVDD = DVDD = 5 V; OVDD = 2.7 V to 5.5 V; VCC = 15 V; VEE = −15 V; VREF = 5 V; all specifications TMIN to TMAX, unless otherwise noted.
Table 2. Parameter Conditions/Comments Min Typ Max Unit
RESOLUTION 14 Bits ANALOG INPUTS Differential Voltage Range, VIN (VIN+) − (VIN−) 0 V to 5 V VIN = 10 V p-p −VREF +VREF V 0 V to 10 V VIN = 20 V p-p −2 VREF +2 VREF V ±5 V VIN = 20 V p-p −2 VREF +2 VREF V ±10 V VIN = 40 V p-p −4 VREF +4 VREF V Operating Voltage Range VIN+, VIN− to AGND 0 V to 5 V −0.1 +5.1 V 0 V to 10 V −0.1 +10.1 V ±5 V −5.1 +5.1 V ±10 V −10.1 +10.1 V Common-Mode Voltage Range VIN+, VIN− 5 V VREF/2 − 0.1 VREF/2 VREF/2 + 0.1 V 10 V VREF − 0.2 VREF VREF + 0.2 V Bipolar Ranges −0.1 0 +0.1 V Analog Input CMRR fIN = 100 kHz 75 dB Input Current VIN = ±5 V, ±10 V @ 670 kSPS 2201 μA Input Impedance See Analog Inputs section THROUGHPUT SPEED Complete Cycle In warp mode 1 μs Throughput Rate In warp mode 1 1 MSPS Time Between Conversions In warp mode 1 ms Complete Cycle In normal mode 1.25 μs Throughput Rate In normal mode 0 800 kSPS Complete Cycle In impulse mode 1.49 μs Throughput Rate In impulse mode 0 670 kSPS DC ACCURACY Integral Linearity Error2 −1 ±0.3 +1 LSB3 No Missing Codes2 14 Bits Differential Linearity Error2 −1 +1 LSB Transition Noise 0.55 LSB Zero Error (Unipolar or Bipolar) −15 +15 LSB Zero-Error Temperature Drift ±1 ppm/°C Full-Scale Error (Unipolar or Bipolar) −20 +20 LSB Full-Scale Error Temperature Drift ±1 ppm/°C Power Supply Sensitivity AVDD = 5 V ± 5% ±0.8 LSB AC ACCURACY Dynamic Range fIN = 2 kHz, −60 dB 84.5 85.5 dB4 Signal-to-Noise Ratio, SNR fIN = 2 kHz 84.5 85.5 dB fIN = 20 kHz 85.5 dB Signal-to-(Noise + Distortion), SINAD fIN = 2 kHz 83 85.4 dB Total Harmonic Distortion fIN = 2 kHz −105 dB Spurious-Free Dynamic Range fIN = 2 kHz 102 dB −3 dB Input Bandwidth VIN = 0 V to 5 V 45 MHz Aperture Delay 2 ns Aperture Jitter 5 ps rms Transient Response Full-scale step 500 ns Rev. A | Page 3 of 32 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION OVERVIEW CONVERTER OPERATION MODES OF OPERATION Warp Mode Normal Mode Impulse Mode TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAM ANALOG INPUTS Input Range Selection Input Structure Single-to-Differential Driver VOLTAGE REFERENCE INPUT/OUTPUT Internal Reference (REF = 5 V, PDREF = Low, PDBUF = Low) External 2.5 V Reference and Internal Buffer (REF = 5 V, PDREF = High, PDBUF = Low) External 5 V Reference (PDREF = High, PDBUF = High) Reference Decoupling Temperature Sensor POWER SUPPLIES Core Supplies High Voltage Supplies Digital Output Supply Power Sequencing Power Dissipation vs. Throughput Power Down CONVERSION CONTROL INTERFACES DIGITAL INTERFACE RESET PARALLEL INTERFACE Master Parallel Interface Slave Parallel Interface 8-Bit Interface (Master or Slave) SERIAL INTERFACE Data Interface Serial Configuration Interface MASTER SERIAL INTERFACE Internal Clock (SER/ = High, EXT/ = Low) Read During Convert (RDC = High) Read After Convert (RDC = Low, DIVSCLK[1:0] = [0 to 3]) SLAVE SERIAL INTERFACE External Clock (SER/ = High, EXT/ = High) External Discontinuous Clock Data Read After Conversion Daisy-Chain Feature External Clock Data Read During Previous Conversion External Clock Data Read After/During Conversion HARDWARE CONFIGURATION SOFTWARE CONFIGURATION MICROPROCESSOR INTERFACING SPI Interface APPLICATION INFORMATION LAYOUT GUIDELINES OUTLINE DIMENSIONS ORDERING GUIDE