AD7729TIMING DIAGRAMSt1t3t2t1MCLKt3t5*ASCLKt6t4t2*ASCLK IS INDIVIDUALLY PROGRAMMABLE IN FREQUENCY (MCLK/4 SHOWN HERE). Figure 2. Clock Timing Figure 4. ASCLK 100 m AIOLt1t3t2MCLKTO OUTPUT PIN+2.1VCLt815pF*BSCLKt9100 m AIOHt7*BSCLK IS INDIVIDUALLY PROGRAMMABLE IN FREQUENCY Figure 3. Load Circuit for Timing Specifications (MCLK/4 SHOWN HERE). Figure 5. BSCLK ASE (I)ASCLK (O) THREE-STATEt10t17t16ASDIFS (I)t11t11t10ASDI (I)D9D8A1A0D9D8D7tt1213THREE-STATEASDOFS (O)t14THREE-STATEASDO (O)D9A2A1A0D9D8tNOTE15I = INPUT, O = OUTPUT Figure 6. Auxiliary Serial Port ASPORT BSE (I)THREE-STATEBSCLK (O)t18t25t24BSDIFS (I)t19t19t18BSDI (I)D9D8A1A0D9D8D7ttTHREE-STATE2021BSDOFS (O)tTHREE-STATE22BSDO (O)D9A2A1A0D9D8t23NOTE I = INPUT, O = OUTPUT Figure 7. Baseband Serial Port BSPORT REV. 0 –5–