Datasheet AD7894 (Analog Devices) - 5

ManufacturerAnalog Devices
DescriptionTrue Bipolar Input, 5 V Single Supply, 14-Bit, Serial 4.5 µs ADC in 8-Pin Package
Pages / Page13 / 5 — AD7894. ORDERING GUIDE. Temperature. Package. Model. Range. INL. Input …
File Format / SizePDF / 165 Kb
Document LanguageEnglish

AD7894. ORDERING GUIDE. Temperature. Package. Model. Range. INL. Input Range. SNR. Description. Option. PIN FUNCTION DESCRIPTIONS. Pin. No

AD7894 ORDERING GUIDE Temperature Package Model Range INL Input Range SNR Description Option PIN FUNCTION DESCRIPTIONS Pin No

Model Line for this Datasheet

Text Version of Document

AD7894 ORDERING GUIDE Temperature Package Package Model Range INL Input Range SNR Description Option
AD7894AR-10 –40°C to +85°C ±2 LSB ±10 V 77 dB 8-Lead Narrow Body SOIC SO-8 AD7894BR-10 –40°C to +85°C ±1.5 LSB ±10 V 77 dB 8-Lead Narrow Body SOIC SO-8 AD7894AR-3 –40°C to +85°C ±2 LSB ±2.5 V 77 dB 8-Lead Narrow Body SOIC SO-8 AD7894BR-3 –40°C to +85°C ±1.5 LSB ±2.5 V 77 dB 8-Lead Narrow Body SOIC SO-8 AD7894AR-2 –40°C to +85°C ±2 LSB 0 V to +2.5 V 77 dB 8-Lead Narrow Body SOIC SO-8
PIN FUNCTION DESCRIPTIONS Pin Pin No. Mnemonic Description
1 REF IN Voltage Reference Input. An external reference source should be connected to this pin to provide the reference voltage for the AD7894’s conversion process. The REF IN input is buffered on-chip. The nominal reference voltage for correct operation of the AD7894 is +2.5␣ V. 2 VIN Analog Input Channel. The analog input range is ± 10 V (AD7894-10), ± 2.5 V (AD7894-3) and 0 V to +2.5␣ V (AD7894-2). 3 GND Analog Ground. Ground reference for track/hold, comparator, digital circuitry and DAC. 4 SCLK Serial Clock Input. An external serial clock is applied to this input to obtain serial data from the AD7894. A new serial data bit is clocked out on the falling edge of this serial clock. Data is guaranteed valid for 10 ns after this falling edge so data can be accepted on the falling edge when a fast serial clock is used. The serial clock input should be taken low at the end of the serial data transmission. 5 SDATA Serial Data Output. Serial data from the AD7894 is provided at this output. The serial data is clocked out by the falling edge of SCLK, but the data can also be read on the falling edge of SCLK. This is pos- sible because data bit N is valid for a specified time after the falling edge of SCLK (data hold time) (see Figure 5). Sixteen bits of serial data are provided as two leading zeroes followed by the 14 bits of conver- sion data. On the 16th falling edge of SCLK, the SDATA line is held for the data hold time and then disabled (three-stated). Output data coding is twos complement for the AD7894-10 and AD7894-3, and straight binary for the AD7894-2. 6 BUSY The BUSY pin is used to indicate when the part is doing a conversion. The BUSY pin will go high on the falling edge of CONVST and will return low when the conversion is complete. 7 CONVST Conversion Start. Edge-triggered logic input. On the falling edge of this input, the track/hold goes into its hold mode and conversion is initiated. If CONVST is low at the end of conversion, the part goes into power-down mode. In this case, the rising edge of CONVST will cause the part to begin waking up. 8 VDD Positive supply voltage, +5 V ± 5%.
1.6mA PIN CONFIGURATION SOIC (SO-8) TO +1.6V OUTPUT PIN 50pF 1 8 REF IN VDD V 2 AD7894 7 CONVST IN 400
m
A TOP VIEW GND 3 (Not to Scale) 6 BUSY SCLK 4 5 SDATA
Figure 1. Load Circuit for Access Time and Bus Relinquish Time –4– REV. 0