AD9280REFSENSEJP1JP10JP14AVDDEXTBTP3AVDDJP2C3TP10.1 m FREFBFR5MODEC5C4TP410k V JP15JP3JP910/10V +0.1 m FREFTFC6R6JP40.1 m F10k V VREFBTP5GNDJP161 S5EXTT23CLAMPINTP6JP11GNDAEXTTJP6REFTSGNDJP22JP12C35C36C37C38AVDDAVDDCLKTP710/10V 0.1 m F 0.1 m F 0.1 m FREFBSR354.99k V JP7JP13GNDEXTBR342k V CWT1–1TAINU6U61256J1A3R362344.99k V S821 BTP12R1TP81 B49.9 V 6S6 2PC301 BJP813SREFBS0.1 m FS7 2T1TP9AR51JP26R23J549.9 V C1100 V A0.1 m FCMADC_CLKCLKTP10AR3R42DCINTP133100 V 49.9 V R52U6S149.9 V C2134DUTCLK47/10VBTP29L4J9+3–5DC32C310.1 m F10/10VTP20U6 DECOUPLINGL1AVDDCLK9 U6 8J2DRVDDC22C230.1 m F10/10V1411 U6 10TP2174AHC14 PWRL2C28U6U6J30.1 m F1312AVDDGNDC24C250.1 m F33/16V7TP22L3J4+3–5AC26C270.1 m F10/10VTP23 TP24 TP25 TP26 TP27 TP28GND J6GND J10 Figure 39b. Evaluation Board Schematic REV. E –19– Document Outline FEATURES PRODUCT DESCRIPTION PRODUCT HIGHLIGHTS FUNCTIONAL BLOCK DIAGRAM AD9280-SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION PIN FUNCTION DESCRIPTIONS DEFINITIONS OF SPECIFICATIONS TYPICAL CHARACTERIZATION CURVES APPLYING THE AD9280 Theory of Operation Operational Modes Summary of Modes Voltage Reference Reference Buffer Analog Input Special Input and Reference Overview REFERENCE OPERATION Internal Reference Operation External Reference Operation STANDBY OPERATION CLAMP OPERATION Clamp Circuit Example DRIVING THE ANALOG INPUT DIFFERENTIAL INPUT OPERATION AD876-8 MODE OF OPERATION CLOCK INPUT DIGITAL INPUTS AND OUTPUTS APPLICATIONS Direct IF Down Conversion Using the AD9280 Grounding and Layout Rules Digital Outputs Three-State Outputs OUTLINE DIMENSIONS Ordering Guide REVISION HISTORY