Datasheet AD7712 (Analog Devices) - 6

ManufacturerAnalog Devices
DescriptionCMOS, 24-Bit Sigma-Delta, Signal Conditioning ADC with 2 Analog Input Channels
Pages / Page29 / 6 — AD7712. (DVDD = +5 V. 5%; AVDD = +5 V or +10 V3. 5%; VSS = 0 V or –5 V. …
RevisionF
File Format / SizePDF / 306 Kb
Document LanguageEnglish

AD7712. (DVDD = +5 V. 5%; AVDD = +5 V or +10 V3. 5%; VSS = 0 V or –5 V. 5%; AGND = DGND =

AD7712 (DVDD = +5 V 5%; AVDD = +5 V or +10 V3 5%; VSS = 0 V or –5 V 5%; AGND = DGND =

Model Line for this Datasheet

Text Version of Document

AD7712 (DVDD = +5 V

5%; AVDD = +5 V or +10 V3

5%; VSS = 0 V or –5 V

5%; AGND = DGND = TIMING CHARACTERISTICS1, 2 0 V; fCLKIN =10 MHz; Input Logic 0 = 0 V, Logic 1 = DVDD, unless otherwise noted.) Limit at TMIN, TMAX Parameter (A, S Versions) Unit Conditions/Comments
f 4, 5 CLK IN Master Clock Frequency: Crystal Oscillator or Externally Supplied 400 kHz min AVDD = 5 V ± 5% 10 MHz max For Specified Performance 8 MHz AVDD = 5.25 V to 10.5 V tCLK IN LO 0.4 ⫻ tCLK IN ns min Master Clock Input Low Time; tCLK IN = 1/fCLK IN tCLK IN HI 0.4 ⫻ tCLK IN ns min Master Clock Input High Time t 6 r 50 ns max Digital Output Rise Time; Typically 20 ns t 6 f 50 ns max Digital Output Fall Time; Typically 20 ns t1 1000 ns min SYNC Pulse Width Self-Clocking Mode t2 0 ns min DRDY to RFS Setup Time; tCLK IN = 1/fCLK IN t3 0 ns min DRDY to RFS Hold Time t4 2 ⫻ tCLK IN ns min A0 to RFS Setup Time t5 0 ns min A0 to RFS Hold Time t6 4 ⫻ tCLK IN + 20 ns max RFS Low to SCLK Falling Edge t 7 7 4 ⫻ tCLK IN + 20 ns max Data Access Time (RFS Low to Data Valid) t 7 8 tCLK IN/2 ns min SCLK Falling Edge to Data Valid Delay tCLK IN/2 + 30 ns max t9 tCLK IN/2 ns nom SCLK High Pulse Width t10 3 ⫻ tCLK IN/2 ns nom SCLK Low Pulse Width t14 50 ns min A0 to TFS Setup Time t15 0 ns min A0 to TFS Hold Time t16 4 ⫻ tCLK IN + 20 ns max TFS to SCLK Falling Edge Delay Time t17 4 ⫻ tCLK IN ns min TFS to SCLK Falling Edge Hold Time t18 0 ns min Data Valid to SCLK Setup Time t19 10 ns min Data Valid to SCLK Hold Time NOTES 1Guaranteed by design, not production tested. Sample tested during initial release and after any redesign or process change that may affect this parameter. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. 2See Figures 11 to 14. 3The AD7712 is specified with a 10 MHz clock for AVDD voltages of 5 V ± 5%. It is specified with an 8 MHz clock for AVDD voltages greater than 5.25 V and less than 10.5 V. 4CLK IN duty cycle range is 45% to 55%. CLK IN must be supplied whenever the AD7712 is not in STANDBY mode. If no clock is present in this case, the device can draw higher current than specified and possibly become uncalibrated. 5The AD7712 is production tested with fCLK IN at 10 MHz (8 MHz for AVDD < 5.25 V). It is guaranteed by characterization to operate at 400 kHz. 6Specified using 10% and 90% points on waveform of interest. 7These numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross 0.8 V or 2.4 V. REV. F –5– Document Outline ANALOG INPUT FUNCTIONS FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ORDERING GUIDE TIMING CHARACTERISTICS PIN CONFIGURATION PIN FUNCTION DESCRIPTION TERMINOLOGY Integral Nonlinearity Positive Full-Scale Error Bipolar Zero Error Bipolar Negative Full-Scale Error Positive Full-Scale Overrange Negative Full-Scale Overrange Offset Calibration Range Full-Scale Calibration Range Input Span Control Register (24 Bits) Filter Selection (FS11–FS0) CIRCUIT DESCRIPTION THEORY OF OPERATION Input Sample Rate DIGITAL FILTERING Filter Characteristics Post Filtering Antialias Considerations ANALOG INPUT FUNCTIONS Analog Input Ranges Burnout Current Bipolar/Unipolar Inputs REFERENCE INPUT/OUTPUT VBIAS Input USING THE AD7712 SYSTEM DESIGN CONSIDERATIONS Clocking System Synchronization Accuracy Autocalibration Self-Calibration System Calibration System Offset Calibration Background Calibration Span and Offset Limits POWER-UP AND CALIBRATION Drift Considerations POWER SUPPLIES AND GROUNDING DIGITAL INTERFACE Self-Clocking Mode Read Operation Write Operation External Clocking Mode Read Operation Write Operation SIMPLIFYING THE EXTERNAL CLOCKING MODE INTERFACE MICROCOMPUTER/MICROPROCESSOR INTERFACING AD7712 to 8051 Interface AD7712 to 68HC11 Interface APPLICATIONS 4–20 mA LOOP OUTLINE DIMENSIONS Revision History