Datasheet MCP47DA1 (Microchip)
Manufacturer | Microchip |
Description | 6-Bit Windowed Volatile DAC with Command Code |
Pages / Page | 76 / 1 — MCP47DA1. 6-Bit Windowed Volatile DAC with Command Code. Features:. … |
File Format / Size | PDF / 2.1 Mb |
Document Language | English |
MCP47DA1. 6-Bit Windowed Volatile DAC with Command Code. Features:. Package Types. Device Block Diagram. Description:
Model Line for this Datasheet
Text Version of Document
link to page 1
MCP47DA1 6-Bit Windowed Volatile DAC with Command Code Features: Package Types
• 6-Bit DAC:
MCP47DA1
- 65 Taps: 64 Resistors with Taps to Full Scale VDD 1 A 6 VREF W and Zero Scale (Wiper Code 00h to 40h) V B SS 2 5 VOUT - 7-bit Serial Data (00h to 7Fh, 00h - 20h = Zero Scale and 60h-7Fh = Full Scale) SCL 3 4 SDA • V SOT-23-6, SC70-6 REF Pull-down Resistance: 30 k (typical) • VOUT Voltage Range:
Device Block Diagram
- 1/3 * VREF to 2/3 * VREF • I2C™ Protocol: - Supports SMBus 2.0 Write Byte/Word V 10 K REF Protocol Formats VDD
A
Power-up - Supports SMBus 2.0 Read Byte/Word and Protocol Formats Brown-out V - Slave Addresses: 5Ch and 7Ch SS Control ) • Brown-out Reset Protection (1.5V, typical) 0K • Power-on Default Wiper Setting (Mid-scale) = 1 2-Wire AB SDA • Low-Power Operation: 100 µA Static Current (typ.) Interface er (R • Wide Operating Voltage Range: SCL and st V Control OUT - 2.7V to 5.5V – Device Characteristics egi Logic Specified er R ip - 1.8V to 2.7V – Device Operation W • Low Tempco: 15 ppm (typical)
B
• 100 kHz (typical) Bandwidth (-3 dB) Operation 10 K • Extended Temperature Range (-40°C to +125°C) • Smal Packages, SOT-23-6, SC70-6 • Lead Free (Pb-free) Package
Description: Applications:
The MCP47DA1 devices are volatile, 6-Bit digital potentiometers with a buffered output. The wiper • PC Servers (I2C Protocol with Command Code) setting is controlled through an I2C serial interface. The • Set Point or Offset Trimming MCP47DA1. I2C slave addresses of “010 1110” and • Cost-sensitive Mechanical Trim Pot Replacement “011 1110” are supported. The MCP47DA1 has a windowed output (1/3 to 2/3 of VREF).
Device Features e ) e s g 1 p rs lav s in ( a to ance e e e S at e e f T f g res g g sis F sist ta T lu n lu ™ er n n Device terfac RE e C DD OU In # o # o Re V R Da Va Ra POR/BOR Va 2 I Add V Op Ra V Ra Package(s)
MCP47DA1 I2C™ 65 64 30.0 00h - 7Fh 40h 5Ch, 7Ch 1.8V to 5.5V 1/3 VREF to SOT-23-6, 2/3 VREF SC70-6
Note 1:
Analog characteristics only tested from 2.7V to 5.5V. 2012-2013 Microchip Technology Inc. DS25118D-page 1 Document Outline 1.0 Electrical Characteristics 1.1 I2C Mode Timing Waveforms and Requirements FIGURE 1-1: I2C Bus Start/Stop Bits Timing Waveforms. FIGURE 1-2: I2C Bus Data Timing. TABLE 1-1: I2C Bus Start/Stop Bits Requirements TABLE 1-2: I2C Bus Data Requirements (Slave Mode) 2.0 Typical Performance Curves FIGURE 2-1: INL vs. Code and Temperature. VDD = 5.5V, VREF = 5.5V. FIGURE 2-2: INL vs. Code and Temperature. VDD = 5.5V, VREF = 1.65V. FIGURE 2-3: INL vs. Code and Temperature. VDD = 5.5V, VREF = 1.0V. FIGURE 2-4: INL vs. Code and Temperature. VDD = 3.6V, VREF = 3.6V. FIGURE 2-5: INL vs. Code and Temperature. VDD = 3.6V, VREF = 1.65V. FIGURE 2-6: INL vs. Code and Temperature. VDD = 3.6V, VREF = 1.0V. FIGURE 2-7: INL vs. Code and Temperature. VDD = 3.0V, VREF = 3.0V. FIGURE 2-8: INL vs. Code and Temperature. VDD = 3.0V, VREF = 1.65V. FIGURE 2-9: INL vs. Code and Temperature. VDD = 3.0V, VREF = 1.0V. FIGURE 2-10: INL vs. Code and Temperature. VDD = 2.7V, VREF = 1.65V. FIGURE 2-11: INL vs. Code and Temperature. VDD = 2.7V, VREF = 1.0V. FIGURE 2-12: DNL vs. Code and Temperature. VDD = 5.5V, VREF = 5.5V FIGURE 2-13: DNL vs. Code and Temperature. VDD = 5.5V, VREF = 1.65V FIGURE 2-14: DNL vs. Code and Temperature. VDD = 5.5V, VREF = 1.0V FIGURE 2-15: DNL vs. Code and Temperature. VDD = 3.6V, VREF = 3.6V FIGURE 2-16: DNL vs. Code and Temperature. VDD = 3.6V, VREF = 1.65V FIGURE 2-17: DNL vs. Code and Temperature. VDD = 3.6V, VREF = 1.0V FIGURE 2-18: DNL vs. Code and Temperature. VDD = 3.0V, VREF = 3.0V FIGURE 2-19: DNL vs. Code and Temperature. VDD = 3.0V, VREF = 1.65V FIGURE 2-20: DNL vs. Code and Temperature. VDD = 3.0V, VREF = 1.0V FIGURE 2-21: DNL vs. Code and Temperature. VDD = 2.7V, VREF = 1.65V FIGURE 2-22: DNL vs. Code and Temperature. VDD = 2.7V, VREF = 1.0V FIGURE 2-23: Full-Scale Error (FSE) vs. Temperature. VDD = 5.5V, VREF = 5.5V. FIGURE 2-24: Full-Scale Error (FSE) vs. Temperature. VDD = 5.5V, VREF = 1.65V. FIGURE 2-25: Full-Scale Error (FSE) vs. Temperature. VDD = 5.5V, VREF = 1.0V. FIGURE 2-26: Full-Scale Error (FSE) vs. Temperature. VDD = 3.6V, VREF = 3.6V. FIGURE 2-27: Full-Scale Error (FSE) vs. Temperature. VDD = 3.6V, VREF = 1.65V. FIGURE 2-28: Full-Scale Error (FSE) vs. Temperature. VDD = 3.6V, VREF = 1.0V FIGURE 2-29: Full-Scale Error (FSE) vs. Temperature. VDD = 3.0V, VREF = 3.0V FIGURE 2-30: Full-Scale Error (FSE) vs. Temperature. VDD = 3.0V, VREF = 1.65V. FIGURE 2-31: Full-Scale Error (FSE) vs. Temperature. VDD = 3.0V, VREF = 1.0V FIGURE 2-32: Full-Scale Error (FSE) vs. Temperature. VDD = 2.7V, VREF = 1.65V. FIGURE 2-33: Full-Scale Error (FSE) vs. Temperature. VDD = 2.7V, VREF = 1.0V FIGURE 2-34: Zero-Scale Error (ZSE) vs. Temperature. VDD = 5.5V, VREF = 5.5V FIGURE 2-35: Zero-Scale Error (ZSE) vs. Temperature. VDD = 5.5V, VREF = 1.65V FIGURE 2-36: Zero-Scale Error (ZSE) vs. Temperature. VDD = 5.5V, VREF = 1.0V FIGURE 2-37: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.6V, VREF = 3.6V FIGURE 2-38: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.6V, VREF = 1.65V FIGURE 2-39: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.6V, VREF = 1.0V FIGURE 2-40: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.0V, VREF = 3.0V FIGURE 2-41: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.0V, VREF = 1.65V FIGURE 2-42: Zero-Scale Error (ZSE) vs. Temperature. VDD = 3.0V, VREF = 1.0V FIGURE 2-43: Zero-Scale Error (ZSE) vs. Temperature. VDD = 2.7V, VREF = 1.65V FIGURE 2-44: Zero-Scale Error (ZSE) vs. Temperature. VDD = 2.7V, VREF = 1.0V FIGURE 2-45: Total Unadjusted Error vs. Code and Temperature. VDD = 5.5V, VREF = 5.5V. FIGURE 2-46: Total Unadjusted Error vs. Code and Temperature. VDD = 5.5V, VREF = 1.65V. FIGURE 2-47: Total Unadjusted Error vs. Code and Temperature. VDD = 5.5V, VREF = 1.0V. FIGURE 2-48: Total Unadjusted Error vs. Code and Temperature. VDD = 3.6V, VREF = 3.6V. FIGURE 2-49: Total Unadjusted Error vs. Code and Temperature. VDD = 3.6V, VREF = 1.65V. FIGURE 2-50: Total Unadjusted Error vs. Code and Temperature. VDD = 3.6V, VREF = 1.0V. FIGURE 2-51: Total Unadjusted Error vs. Code and Temperature. VDD = 3.0V, VREF = 3.0V. FIGURE 2-52: Total Unadjusted Error vs. Code and Temperature. VDD = 3.0V, VREF = 1.65V. FIGURE 2-53: Total Unadjusted Error vs. Code and Temperature. VDD = 3.0V, VREF = 1.0V. FIGURE 2-54: Total Unadjusted Error vs. Code and Temperature. VDD = 2.7V, VREF = 1.65V. FIGURE 2-55: Total Unadjusted Error vs. Code and Temperature. VDD = 2.7V, VREF = 1.0V. FIGURE 2-56: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 5.5V, VREF = 5.5V. FIGURE 2-57: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 5.5V, VREF = 1.65V. FIGURE 2-58: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 5.5V, VREF = 1.0V. FIGURE 2-59: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.6V, VREF = 3.6V. FIGURE 2-60: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.6V, VREF = 1.65V. FIGURE 2-61: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.6V, VREF = 1.0V. FIGURE 2-62: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.0V, VREF = 3.0V. FIGURE 2-63: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.0V, VREF = 1.65V. FIGURE 2-64: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 3.0V, VREF = 1.0V. FIGURE 2-65: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 2.7V, VREF = 1.65V. FIGURE 2-66: VOUT Tempco vs. Code ( (VOUT(+125C) - VOUT(-40C) / VOUT(+25C,Code=FS) / 165 ) * 1,000,000 ), VDD = 2.7V, VREF = 1.0V. FIGURE 2-67: INL vs. Code and VREF. VDD = 5.5V, VREF = 1V, 1.65V, 2.7V, and 5.5V, Temp = +25°C. FIGURE 2-68: INL vs. Code and VREF. VDD = 3.6V, VREF = 1V, 1.65V, and 3.6V, Temp = +25°C. FIGURE 2-69: INL vs. Code and VREF. VDD = 3.0V, VREF = 1V, 1.65V, and 5.5V, Temp = +25°C. FIGURE 2-70: INL vs. Code and VREF. VDD = 2.7V, VREF = 1V, 1.65V, and 2.55V, Temp = +25°C. FIGURE 2-71: DNL vs. Code and VREF. VDD = 5.5V, VREF = 1V, 1.65V, 2.7V, and 5.5V, Temp = +25°C. FIGURE 2-72: DNL vs. Code and VREF. VDD = 3.6V, VREF = 1V, 1.65V, and 3.6V, Temp = +25°C. FIGURE 2-73: DNL vs. Code and VREF. VDD = 3.0V, VREF = 1V, 1.65V, and 3.0V, Temp = +25°C. FIGURE 2-74: DNL vs. Code and VREF. VDD = 2.7V, VREF = 1V, 1.65V, and 2.55V, Temp = +25°C. FIGURE 2-75: Total Unadjusted Error vs. Code and VREF. VDD = 5.5V, VREF = 1V, 1.65V, 2.7V, and 5.5V, Temp = +25°C. FIGURE 2-76: Total Unadjusted Error vs. Code and VREF. VDD = 3.6V, VREF = 1V, 1.65V, and 3.6V, Temp = +25°C. FIGURE 2-77: Total Unadjusted Error vs. Code and VREF. VDD = 3.0V, VREF = 1V, 1.65V, and 5.5V, Temp = +25°C. FIGURE 2-78: Total Unadjusted Error vs. Code and VREF. VDD = 2.7V, VREF = 1V, 1.65V, and 2.55V, Temp = +25°C. FIGURE 2-79: VIH / VIL Threshold of SDA/SCL Inputs vs. Temperature and VDD. FIGURE 2-80: VOL (SDA) vs. VDD and Temperature. FIGURE 2-81: VOUT vs. VDD and Temperature. For VDD Power-Up and Power- Down with VREF = 1.5V. FIGURE 2-82: Interface Active Current (IDD) vs. SCL Frequency (fSCL) and Temperature VDD = 2.7V and 5.5V, VREF = 1.5V and VDD. (no load on VOUT). FIGURE 2-83: Interface Inactive Current (ISHDN) vs. Temperature. VDD = 2.7V and 5.5V, VREF = 1.5V and VDD. (no load on VOUT, SCL = SDA = VDD). FIGURE 2-84: VOUT vs. Source/Sink Current. VDD = 5.0V. FIGURE 2-85: VOUT vs. Resistive Load. VDD = 5.0V. FIGURE 2-86: VOUT Accuracy vs. VDD and Temperature. FIGURE 2-87: VOUT vs. Source/Sink Current. VDD = 3.0V. FIGURE 2-88: VOUT vs. Resistive Load. VDD = 3.0V. FIGURE 2-89: RVREF Resistances vs. VDD and Temperature. FIGURE 2-90: Zero-Scale to Full-Scale Settling Time (20h to 60h), VDD = 5.0V, VREF = 5.0V, RL = 5kW, CL = 1nF. FIGURE 2-91: Full-Scale to Zero-Scale Settling Time (60h to 20h), VDD = 5.0V, VREF = 5.0V, RL = 5kW, CL = 1nF. FIGURE 2-92: Half-Scale Settling Time (30h to 50h), VDD = 5.0V, VREF = 5.0V, RL = 5kW, CL = 1nF. FIGURE 2-93: Half-Scale Settling Time (50h to 30h), VDD = 5.0V, VREF = 5.0V, RL = 5kW, CL = 1nF. FIGURE 2-94: Digital Feedthrough (SCL signal coupling to VOUT pin); VOUT = 40h, FSCL = 100kHz, VDD = 5.0V, VREF = 5.0V. 3.0 Pin Descriptions TABLE 3-1: Pinout Description for The MCP47DA1 3.1 Positive Power Supply Input (VDD) 3.2 Ground (VSS) 3.3 I2C Serial Clock (SCL) 3.4 I2C Serial Data (SDA) 3.5 Analog Output Voltage Pin (VOUT) 3.6 Voltage Reference Pin (VREF) 4.0 General Overview FIGURE 4-1: Resistor Network and Output Buffer Block Diagram. 4.1 POR/BOR Operation TABLE 4-1: Default POR Wiper Setting Selection TABLE 4-2: Device functionality at each VDD Region (Note 1) FIGURE 4-2: Power-up and Brown-out. 5.0 Serial Interface – I2C Module FIGURE 5-1: Typical Application I2C Bus Configurations. 5.1 I2C I/O Considerations 5.2 I2C Bit Definitions FIGURE 5-2: Start Bit. FIGURE 5-3: Data Bit. FIGURE 5-4: Acknowledge Waveform. TABLE 5-1: MCP47DA1 A/A Responses FIGURE 5-5: Repeat Start Condition Waveform. FIGURE 5-6: Stop Condition Receive or Transmit Mode. FIGURE 5-7: Typical 16-bit I2C Waveform Format. FIGURE 5-8: I2C Data States and Bit Sequence. FIGURE 5-9: Slave Address Bits in the I2C Control Byte. TABLE 5-2: Device I2C Address FIGURE 5-10: General Call Formats. 5.3 Serial Commands FIGURE 5-11: I2C Single Byte Write Command Format. FIGURE 5-12: I2C Write Command Format. FIGURE 5-13: I2C Write Communication Behavior. FIGURE 5-14: I2C Read Command Format. FIGURE 5-15: I2C Read Communication Behavior. 6.0 Resistor Network 6.1 RVREF Resistance 6.2 R1 and R2 Fixed Resistors 6.3 RAB Resistor Ladder FIGURE 6-1: Resistor Network and Output Buffer Block Diagram. 6.4 Serial Buffer to Wiper Register Decode TABLE 6-1: Serial Shift Register value to Wiper Value 6.5 Resistor Variations (Voltage and Temperature) 6.6 POR Value TABLE 6-2: POR/BOR Settings 7.0 Output Buffer 7.1 Output Buffer/VOUT Operation FIGURE 7-1: Output Buffer Block Diagram. TABLE 7-1: Theoretical DAC Output Values (Wiper Value = I2C Write Data - 20h) TABLE 7-2: VREF ¹ VDD and Full-Scale Output TABLE 7-3: VREF = VDD and Not Full-Scale Output FIGURE 7-2: Solving for VOUT, VREF, or DAC Register Code. 7.2 Output Slew Rate FIGURE 7-3: VOUT pin Slew Rate. 7.3 Driving Resistive and Capacitive Loads FIGURE 7-4: Circuit to Stabilize Output Buffer for Large Capacitive Loads (CL). 7.4 Output Errors TABLE 7-4: Calculation Comparison FIGURE 7-5: Output Voltage (VOUT) Error. 8.0 Applications Examples 8.1 DC Set Point or Calibration FIGURE 8-1: Set Point or Threshold Calibration. FIGURE 8-2: Example Circuit Of Set Point or Threshold Calibration. FIGURE 8-3: Single-Supply “Window” DAC. 8.2 Selectable Gain and Offset Bipolar Voltage Output FIGURE 8-4: Bipolar Voltage Source with Selectable Gain and Offset Circuit. FIGURE 8-5: Simplified Bipolar Voltage Source with Selectable Gain and Offset Circuit. 8.3 Building Programmable Current Source FIGURE 8-6: Digitally-Controlled Current Source. 8.4 Serial Interface Communication Times TABLE 8-1: Serial Interface Times / Frequencies 8.5 Software I2C Interface Reset Sequence FIGURE 8-7: Software Reset Sequence Format. 8.6 Design Considerations FIGURE 8-8: Typical Microcontroller Connections. FIGURE 8-9: Example MCP47DA1 Circuit. TABLE 8-2: Package Footprint (1) FIGURE 8-10: I2C Bus Connection Test. 9.0 Development support 9.1 Evaluation/Demonstration Boards FIGURE 9-1: SC70EV Bond Out PCB – Top Layer and Silk-Screen. 9.2 Technical Documentation TABLE 9-1: Technical Documentation 10.0 Packaging Information 10.1 Package Marking Information Appendix A: Revision History Appendix B: Terminology Product ID System Trademarks Worldwide Sales