Datasheet KSZ8873MLL, KSZ8873FLL, KSZ8873RLL (Microchip) - 20

ManufacturerMicrochip
DescriptionIntegrated 3-Port 10/100 Managed Switch with PHYs
Pages / Page95 / 20 — KSZ8873MLL/FLL/RLL. FIGURE 3-4:. DESTINATION ADDRESS LOOKUP FLOW CHART, …
File Format / SizePDF / 1.4 Mb
Document LanguageEnglish

KSZ8873MLL/FLL/RLL. FIGURE 3-4:. DESTINATION ADDRESS LOOKUP FLOW CHART, STAGE 1

KSZ8873MLL/FLL/RLL FIGURE 3-4: DESTINATION ADDRESS LOOKUP FLOW CHART, STAGE 1

Model Line for this Datasheet

Text Version of Document

KSZ8873MLL/FLL/RLL FIGURE 3-4: DESTINATION ADDRESS LOOKUP FLOW CHART, STAGE 1
Start - Search VLAN table NO VLAN ID PTF1= NULL - Ingress VLAN filtering Valid? - Discard NPVID check YES Search complete. FOUND Search Static Get PTF1 from This search is based on Table Static MAC Table DA or DA+FID NOT FOUND Search complete. FOUND Get PTF1 from Dynamic Table This search is based on Dynamic MAC Search DA+FID Table NOT FOUND Search complete. Get PTF1 from VLAN Table PTF1 DS00002348A-page 20  2017 Microchip Technology Inc. Document Outline 1.0 Introduction 1.1 General Description 2.0 Pin Description and Configuration 3.0 Functional Description 3.1 Physical Layer Transceiver 3.2 Power Management 3.3 MAC and Switch 3.4 Advanced Switch Functions 3.5 Spanning Tree Support 3.6 Rapid Spanning Tree Support 3.7 Tail Tagging Mode 3.8 IGMP Support 3.9 Port Mirroring Support 3.10 Rate Limiting Support 3.11 Unicast MAC Address Filtering 3.12 Configuration Interface 3.13 Loopback Support 4.0 Register Descriptions 4.1 MII Management (MIIM) Registers 4.2 Register Descriptions 4.3 Memory Map (8-Bit Registers) 4.4 Register Descriptions 4.5 Advanced Control Registers (Registers 96-198) 4.6 Static MAC Address Table 4.7 VLAN Table 4.8 Dynamic MAC Address Table 4.9 Management Information Base (MIB) Counters 5.0 Operational Characteristics 5.1 Absolute Maximum Ratings* 5.2 Operating Ratings** 6.0 Electrical Characteristics 7.0 Timing Specifications 7.1 EEPROM Timing 7.2 MAC Mode MII Timing 7.3 PHY Mode MII Timing 7.4 RMII Timing 7.5 I2C Slave Mode Timing 7.6 SPI Input Timing 7.7 SPI Output Timing 7.8 Auto-Negotiation Timing 7.9 MDC/MDIO Timing 7.10 Reset Timing 8.0 Reset Circuit 9.0 Selection of Isolation Transformers 10.0 Package Outline Appendix A: Data Sheet Revision History Product Identification System Worldwide Sales and Service