Datasheet ADAU1777 (Analog Devices) - 9

ManufacturerAnalog Devices
DescriptionFour-ADC, Two-DAC, Low Power Codec with Audio Processor
Pages / Page108 / 9 — Data Sheet. ADAU1777. TYPICAL POWER MANAGEMENT SETTINGS. Table 5. Typical …
File Format / SizePDF / 2.0 Mb
Document LanguageEnglish

Data Sheet. ADAU1777. TYPICAL POWER MANAGEMENT SETTINGS. Table 5. Typical AVDD. Typical IOVDD. Typical HP. Total Power

Data Sheet ADAU1777 TYPICAL POWER MANAGEMENT SETTINGS Table 5 Typical AVDD Typical IOVDD Typical HP Total Power

Model Line for this Datasheet

Text Version of Document

Data Sheet ADAU1777 TYPICAL POWER MANAGEMENT SETTINGS
Typical ANC settings, master clock = 12.288 MHz, PLL disabled, crystal oscillator enabled, core fS = DAC = ADC = 768 kHz. On-board regulator enabled. Two ADCs with PGA enabled and two ADCs configured for line input, no input signal. Two DACs are configured for differential headphone (HP) operation; DAC outputs are unloaded. Both MICBIAS0 and MICBIAS1 enabled at 0.9 × AVDD. ASRCs and pulse density modulation (PDM) modulator disabled. Core running 26 out of 32 possible instructions. Serial port set to slave. See Register 0x46 and Register 0x47 for settings.
Table 5. Typical AVDD Typical IOVDD Typical HP Total Power Power Management Current Current Typical ADC Output Consumption Operating Voltage Setting Consumption (mA) Consumption (mA) THD + N (dB) THD + N (dB) (mW)
AVDD = IOVDD = 3.3 V Normal 9.71 2.58 −91 −97 40.56 Extreme power saving 7.55 2.57 −86 −96 33.40 Power saving 7.99 2.57 −87 −96 34.85 Enhanced performance 10.97 2.58 −91 −98 44.72 AVDD = IOVDD = 1.8 V Normal 7.29 0.37 −87 −95 13.79 Extreme power saving 5.38 0.37 −81 −89 10.35 Power saving 5.73 0.37 −81 −90 10.98 Enhanced Performance 8.62 0.37 −87 −95 16.18
DIGITAL FILTERS SPECIFICATIONS Table 6. Parameter Test Conditions/Comments Min Typ Max Unit
ADC INPUT TO DAC OUTPUT PATH Pass-Band Ripple DC to 20 kHz, fS = 768 kHz −0.03 +0.01 dB DC to 20 kHz, fS = 192 kHz ±0.02 dB SAMPLE RATE CONVERTER Pass Band LRCLK < 63 kHz 0 0.475 × fS kHz 63 kHz < LRCLK <130 kHz 0 0.4286 × fS kHz LRCLK > 130 kHz 0 0.4286 × fS kHz Pass-Band Ripple Upsampling, 96 kHz −0.27 +0.05 dB Upsampling, 192 kHz −0.06 +0.05 dB Downsampling, 96 kHz 0 0.07 dB Downsampling, 192 kHz 0 0.07 dB Input/Output Frequency Range 8 192 kHz Dynamic Range 100 dB THD + N −90 dB Start-Up Time 15 ms PDM MODULATOR Dynamic Range (A-Weighted) 112 dB THD + N −92 dB Rev. 0 | Page 9 of 108 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY SPECIFICATIONS ANALOG PERFORMANCE SPECIFICATIONS CRYSTAL AMPLIFIER SPECIFICATIONS DIGITAL INPUT/OUTPUT SPECIFICATIONS POWER SUPPLY SPECIFICATIONS TYPICAL POWER MANAGEMENT SETTINGS DIGITAL FILTERS SPECIFICATIONS DIGITAL TIMING SPECIFICATIONS Digital Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION SYSTEM CLOCKING AND POWER-UP CLOCK INITIALIZATION PLL Bypass Setup PLL Enabled Setup Control Port Access During Initialization PLL Input Clock Divider Integer Mode Fractional Mode CLOCK OUTPUT POWER SEQUENCING Power-Down Considerations SIGNAL ROUTING INPUT SIGNAL PATHS ANALOG INPUTS Signal Polarity Input Impedance Analog Microphone Inputs Analog Line Inputs Precharging Input Capacitors Microphone Bias DIGITAL MICROPHONE INPUT ANALOG-TO-DIGITAL CONVERTERS (ADCs) ADC Full-Scale Level Digital ADC Volume Control High-Pass Filter OUTPUT SIGNAL PATHS ANALOG OUTPUTS Headphone Output Headphone Output Power-Up Sequencing Ground Centered Headphone Configuration Pop and Click Suppression Line Outputs DIGITAL-TO-ANALOG CONVERTERS (DACs) DAC Full-Scale Level Digital DAC Volume Control PDM OUTPUT ASYNCHRONOUS SAMPLE RATE CONVERTERS SIGNAL LEVELS SIGNAL PROCESSING INSTRUCTIONS DATA MEMORY PARAMETERS CONTROL PORT BURST MODE COMMUNICATION I2C PORT Addressing I2C Read and Write Operations SPI PORT Read/Write Subaddress Data Bytes SELF BOOT EEPROM Size Cyclic Redundancy Check (CRC) Delay Boot Time MULTIPURPOSE PINS PUSH-BUTTON VOLUME CONTROLS LIMITER COMPRESSION ENABLE PARAMETER BANK SWITCHING MUTE DSP BYPASS MODE SERIAL DATA INPUT/OUTPUT PORTS TRISTATING UNUSED CHANNELS APPLICATIONS INFORMATION POWER SUPPLY BYPASS CAPACITORS LAYOUT GROUNDING PCB STACKUP LOW LATENCY REGISTER SETTINGS REGISTER SUMMARY REGISTER DETAILS CLOCK CONTROL REGISTER PLL DENOMINATOR MSB REGISTER PLL DENOMINATOR LSB REGISTER PLL NUMERATOR MSB REGISTER PLL NUMERATOR LSB REGISTER PLL INTEGER SETTING REGISTER PLL LOCK FLAG REGISTER CLKOUT SETTING SELECTION REGISTER REGULATOR CONTROL REGISTER CORE CONTROL REGISTER SLEEP ON PROGRAM ADDRESS COUNT REGISTER FILTER ENGINE AND LIMITER CONTROL REGISTER DB VALUE REGISTER 0 READ DB VALUE REGISTER 1 READ DB VALUE REGISTER 2 READ CORE CHANNEL 0/CORE CHANNEL 1 INPUT SELECT REGISTER CORE CHANNEL 2/CORE CHANNEL 3 INPUT SELECT REGISTER DAC INPUT SELECT REGISTER PDM MODULATOR INPUT SELECT REGISTER SERIAL DATA OUTPUT 0/SERIAL DATA OUTPUT 1 INPUT SELECT REGISTER SERIAL DATA OUTPUT 2/SERIAL DATA OUTPUT 3 INPUT SELECT REGISTER SERIAL DATA OUTPUT 4/SERIAL DATA OUTPUT 5 INPUT SELECT REGISTER SERIAL DATA OUTPUT 6/SERIAL DATA OUTPUT 7 INPUT SELECT REGISTER ADC_SDATA0/ADC_SDATA1 CHANNEL SELECT REGISTER OUTPUT ASRC0/OUTPUT ASRC1 SOURCE REGISTER OUTPUT ASRC2/OUTPUT ASRC3 SOURCE REGISTER INPUT ASRC CHANNEL SELECT REGISTER ADC0/ADC1 CONTROL 0 REGISTER ADC2/ADC3 CONTROL 0 REGISTER ADC0/ADC1 CONTROL 1 REGISTER ADC2/ADC3 CONTROL 1 REGISTER ADC0 VOLUME CONTROL REGISTER ADC1 VOLUME CONTROL REGISTER ADC2 VOLUME CONTROL REGISTER ADC3 VOLUME CONTROL REGISTER PGA CONTROL 0 REGISTER PGA CONTROL 1 REGISTER PGA CONTROL 2 REGISTER PGA CONTROL 3 REGISTER PGA SLEW CONTROL REGISTER PGA 10 DB GAIN BOOST REGISTER INPUT AND OUTPUT CAPACITOR CHARGING REGISTER DSP BYPASS PATH REGISTER DSP BYPASS GAIN FOR PGA0 REGISTER DSP BYPASS GAIN FOR PGA1 REGISTER MICBIAS0_1 CONTROL REGISTER DAC CONTROL REGISTER DAC0 VOLUME CONTROL REGISTER DAC1 VOLUME CONTROL REGISTER HEADPHONE OUTPUT MUTES REGISTER SERIAL PORT CONTROL 0 REGISTER SERIAL PORT CONTROL 1 REGISTER TDM OUTPUT CHANNEL DISABLE REGISTER PDM ENABLE REGISTER PDM PATTERN SETTING REGISTER MP0 FUNCTION SETTING REGISTER MP1 FUNCTION SETTING REGISTER MP2 FUNCTION SETTING REGISTER MP3 FUNCTION SETTING REGISTER MP4 FUNCTION SETTING REGISTER MP5 FUNCTION SETTING REGISTER MP6 FUNCTION SETTING REGISTER PUSH-BUTTON VOLUME SETTINGS REGISTER PUSH-BUTTON VOLUME CONTROL ASSIGNMENT REGISTER DEBOUNCE MODES REGISTER HEADPHONE LINE OUTPUT SELECT REGISTER DECIMATOR POWER CONTROL REGISTER ASRC INTERPOLATOR AND DAC MODULATOR POWER CONTROL REGISTER ANALOG BIAS CONTROL 0 REGISTER ANALOG BIAS CONTROL 1 REGISTER DIGITAL PIN PULL-UP CONTROL 0 REGISTER DIGITAL PIN PULL-UP CONTROL 1 REGISTER DIGITAL PIN PULL-DOWN CONTROL 0 REGISTER DIGITAL PIN PULL-DOWN CONTROL 1 REGISTER DIGITAL PIN DRIVE STRENGTH CONTROL 0 REGISTER DIGITAL PIN DRIVE STRENGTH CONTROL 1 REGISTER FAST RATE CONTROL REGISTER DAC INTERPOLATION CONTROL REGISTER VOLUME CONTROL BYPASS REGISTER OUTLINE DIMENSIONS ORDERING GUIDE