Datasheet ADSP-SC570, ADSP-SC571, ADSP-SC572, ADSP-SC573, ADSP-21571, ADSP-21573 (Analog Devices) - 6

ManufacturerAnalog Devices
DescriptionSHARC+ Dual-Core DSP with ARM Cortex-A5
Pages / Page142 / 6 — ADSP-SC570/SC571/SC572/SC573/ADSP-21571/21573. Generic Interrupt …
RevisionB
File Format / SizePDF / 3.9 Mb
Document LanguageEnglish

ADSP-SC570/SC571/SC572/SC573/ADSP-21571/21573. Generic Interrupt Controller (GIC), PL390

ADSP-SC570/SC571/SC572/SC573/ADSP-21571/21573 Generic Interrupt Controller (GIC), PL390

Model Line for this Datasheet

Text Version of Document

link to page 5 link to page 6 link to page 7
ADSP-SC570/SC571/SC572/SC573/ADSP-21571/21573 Generic Interrupt Controller (GIC), PL390 L2 Cache Controller, PL310 (ADSP-SC57x Only) (ADSP-SC57x Only)
The Level 2 (L2) cache controller, PL310 (see Figure 2), works The generic interrupt controller (GIC) is a centralized resource efficiently with the ARM Cortex-A5 processors that implement for supporting and managing interrupts. The GIC splits into the system fabric. The cache controller directly interfaces on the distributor block (GICPORT0) and the central processing unit data and instruction interface. The internal pipelining of the (CPU) interface block (GICPORT1). cache controller is optimized to enable the processors to operate at the same clock frequency. The cache controller supports the
Generic Interrupt Controller Port0 (GICPORT0)
following: The GICPORT0 distributor block performs interrupt prioritiza- • Two read/write 64-bit slave ports, one connected to the tion and distribution to the GICPORT1 CPU interface blocks ARM Cortex-A5 instruction and data interfaces, and one that connect to the processors in the system. It centralizes all connecting the ARM Cortex-A5 and SHARC+ cores for interrupt sources, determines the priority of each interrupt, and data coherency. forwards the interrupt with the highest priority to the interface, for priority masking and preemption handling. • Two read/write 64-bit master ports for interfacing with the system fabric.
Generic Interrupt Controller Port1 (GICPORT1) SHARC PROCESSOR
The GICPORT1 CPU interface block performs priority masking and preemption handling for a connected processor in the sys- Figure 3 shows the SHARC processor integrates a SHARC+ tem. GICPORT1 supports 8 software generated interrupts SIMD core, L1 memory crossbar, I/D cache controller, L1 mem- (SGIs) and 212 shared peripheral interrupts (SPIs). ory blocks, and the master/slave ports. Figure 4 shows the SHARC+ SIMD core block diagram. The SHARC processor supports a modified Harvard architec- ture in combination with a hierarchical memory structure. L1 memories typically operate at the full processor speed with little or no latency. S
I-CACHE P-CACHE P-CA D-CA P-CACHE P-CA D-CA P-CACHE P-CA B0 RAM SIMD Processor B3 B2 B2 B1 B2 RAM RAM RAM RAM CCLK DOMAIN B3 (64) B2 (64) B1 (64) B0 (64) IO (32) IO (32) SLAVE PORT 1 INTERNAL MEMORY INTERFACE (IMIF) I/D CACHE CONTROL IO (32) IO (32) SLAVE PORT 2 (MDMA) SYSTEM FABRIC CORE SYSCLK MMR DM (64) PM (64) DOMAIN (32) DM (64) CMD (64) MASTER PM (64) PORT DATA ® SHARC+ SIMD CORE PS (64/48) CMI (64) MASTER PORT INSTRUCTION INTERRUPT SEC
Figure 3. SHARC Processor Block Diagram Rev. B | Page 6 of 142 | June 2018 Document Outline System Features Memory Additional Features Table Of Contents Revision History General Description ARM Cortex-A5 Processor Generic Interrupt Controller (GIC), PL390 (ADSP-SC57x Only) Generic Interrupt Controller Port0 (GICPORT0) Generic Interrupt Controller Port1 (GICPORT1) L2 Cache Controller, PL310 (ADSP-SC57x Only) SHARC Processor L1 Memory L1 Master and Slave Ports L1 On-Chip Memory Bandwidth Instruction and Data Cache System Event Controller (SEC) Input Core Memory-Mapped Registers (CMMR) SHARC+ Core Architecture Single-Instruction, Multiple Data (SIMD) Computational Engine Independent Parallel Computation Units Core Timer Data Register File Context Switch Universal Registers Data Address Generators (DAG) With Zero-Overhead Hardware Circular Buffer Support Flexible Instruction Set Architecture (ISA) Variable Instruction Set Architecture (VISA) Single-Cycle Fetch of Instructional Four Operands Core Event Controller (CEC) Instruction Conflict Cache Branch Target Buffer (BTB)/Branch Predictor (BP) Addressing Spaces Additional Features System Infrastructure System L2 Memory SHARC+ Core L1 Memory in Multiprocessor Space One Time Programmable Memory (OTP) I/O Memory Space System Memory Map System Crossbars (SCBs) Direct Memory Access (DMA) Memory Direct Memory Access (MDMA) Extended Memory DMA Cyclic Redundant Code (CRC) Protection Event Handling System Event Controller (SEC) Trigger Routing Unit (TRU) Security Features ARM TrustZone Cryptographic Hardware Accelerators System Protection Unit (SPU) System Memory Protection Unit (SMPU) Security Features Disclaimer Safety Features Multiparity Bit Protected SHARC+ Core L1 Memories Parity Protected ARM L1 Cache Error Correcting Codes (ECC) Protected L2 Memories Parity-Protected Peripheral Memories Cyclic Redundant Code (CRC) Protected Memories Signal Watchdogs System Event Controller (SEC) Memory Error Controller (MEC) Processor Peripherals Dynamic Memory Controller (DMC) Digital Audio Interface (DAI) Serial Port (SPORT) Asynchronous Sample Rate Converter (ASRC) S/PDIF-Compatible Digital Audio Receiver/Transmitter Precision Clock Generators (PCG) Enhanced Parallel Peripheral Interface (EPPI) Universal Asynchronous Receiver/Transmitter (UART) Ports Serial Peripheral Interface (SPI) Ports Link Port (LP) ADC Control Module (ACM) Interface Ethernet Media Access Controller (EMAC) Audio Video Bridging (AVB) Support Precision Time Protocol (PTP) IEEE 1588 Support Controller Area Network (CAN) Timers General-Purpose (GP) Timers (TIMER) Watchdog Timer (WDT) General-Purpose Counters (CNT) Housekeeping Analog-to-Digital Converter (HADC) USB 2.0 On the Go (OTG) Dual-Role Device Controller (BGA Only) Media Local Bus (MediaLB) 2-Wire Controller Interface (TWI) General-Purpose I/O (GPIO) Pin Interrupts Mobile Storage Interface (MSI) System Acceleration Finite Impulse Response (FIR) Accelerator Infinite Impulse Response (IIR) Accelerator System Design Clock Management Reset Control Unit (RCU) Clock Generation Unit (CGU) System Crystal Oscillator and USB Crystal Oscillator Clock Distribution Unit (CDU) Power-Up Clock Out/External Clock Booting Thermal Monitoring Unit (TMU) Power Supplies Power Management Target Board JTAG Emulator Connector System Debug System Watchpoint Unit (SWU) Debug Access Port (DAP) Development Tools Integrated Development Environments (IDEs) EZ-KIT Lite Evaluation Board EZ-KIT Lite Evaluation Kits Software Add Ins for CrossCore Embedded Studio Board Support Packages (BSPs) for Evaluation Hardware Middleware Packages Algorithmic Modules Designing an Emulator-Compatible DSP Board (Target) Additional Information Related Signal Chains ADSP-SC57x/ADSP-2157x Detailed Signal Descriptions 400-Ball CSP_BGA Signal Descriptions GPIO Multiplexing for 400-Ball CSP_BGA Package 176-Lead LQFP Signal Descriptions GPIO Multiplexing for 176-Lead LQFP Package ADSP-SC57x/ADSP-2157x Designer Quick Reference Specifications Operating Conditions Clock Related Operating Conditions Electrical Characteristics Total Internal Power Dissipation Application Dependent Current Clock Current Current from High Speed Peripheral Operation Data Transmission Current HADC HADC Electrical Characteristics HADC DC Accuracy HADC Timing Specifications TMU TMU Characteristics Absolute Maximum Ratings ESD Caution Timing Specifications Power-Up Reset Timing Clock and Reset Timing DDR2 SDRAM Clock and Control Cycle Timing DDR2 SDRAM Read Cycle Timing DDR2 SDRAM Write Cycle Timing Mobile DDR (LPDDR) SDRAM Clock and Control Cycle Timing Mobile DDR SDRAM Read Cycle Timing Mobile DDR SDRAM Write Cycle Timing DDR3 SDRAM Clock and Control Cycle Timing DDR3 SDRAM Read Cycle Timing DDR3 SDRAM Write Cycle Timing Enhanced Parallel Peripheral Interface (EPPI) Timing Link Ports (LPs) Serial Ports (SPORTs) Asynchronous Sample Rate Converter (ASRC)—Serial Input Port Asynchronous Sample Rate Converter (ASRC)—Serial Output Port SPI Port—Master Timing SPI0, SPI1, and SPI2 SPI Port—Slave Timing SPI0, SPI1, and SPI2 SPI Port—SPIx_RDY Slave Timing SPI Port—Open Drain Mode (ODM) Timing SPI Port—SPIx_RDY Master Timing Precision Clock Generator (PCG) (Direct Pin Routing) General-Purpose IO Port Timing General-Purpose I/O Timer Cycle Timing DAI0 Pin to DAI0 Pin Direct Routing Up/Down Counter/Rotary Encoder Timing ADC Controller Module (ACM) Timing Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing Controller Area Network (CAN) Interface Universal Serial Bus (USB) 10/100 EMAC Timing 10/100/1000 EMAC Timing Sony/Philips Digital Interface (S/PDIF) Transmitter S/PDIF Transmitter Serial Input Waveforms S/PDIF Transmitter Input Data Timing Oversampling Clock (TxCLK) Switching Characteristics S/PDIF Receiver Internal Digital PLL Mode MediaLB (MLB) Mobile Storage Interface (MSI) Controller Timing Program Trace Macrocell (PTM) Timing Debug Interface (JTAG Emulation Port) Timing Output Drive Currents Test Conditions Output Enable Time Measurement Output Disable Time Measurement Capacitive Loading Environmental Conditions ADSP-SC57x/ADSP-2157x 400-Ball BGA Ball Assignments ADSP-SC57x/ADSP-2157x 400-Ball BGA Ball Assignments (Numerical by Ball Number) ADSP-SC57x/ADSP-2157x 400-Ball BGA Ball Assignments (Alphabetical by Pin Name) Configuration of the 400-Ball CSP_BGA ADSP-SC57x/ADSP-2157x 176-Lead LQFP Lead Assignments ADSP-SC57x/ADSP-2157x 176-Lead LQFP Lead Assignments (Numerical by Lead Number) ADSP-SC57x/ADSP-2157x 176-Lead LQFP Lead Assignments (Alphabetical by Pin Name) Configuration of the 176-Lead LQFP Lead Configuration Outline Dimensions Surface-Mount Design Automotive Products Ordering Guide