PRODUCT BRIEFSZ1101PinoutCLAMP116CLMP_S15VBULK_SSW314VAUX_SBOOT_CL413V5OUT12FBGND611ISNSV10710DGNDGATE89TEMPFigure 3. SZ1101, SOIC16-2L, 1.27 mm Pitch Package Pinout – Device Top ViewPin DescriptionsVoltage CategoryPin #NameDescription(Vdc) Drain of Active Clamp (ACL) FET. Connect through a clamp capacitor to 1 CLAMP UHV (620V) VBULK Switching node. Connect to transformer primary and Drain of the Primary N- 3 SW UHV (620V) FET Bootstrap supply input for internal ACL FET driver. Connect a bootstrap 4 BOOT_CL UHV (620V) diode from V5OUT to BOOT_CL and a bootstrap capacitor from SW node 6 GND LV (0) Power ground pin for the IC. Connect to GND 7 V10 LV (10V) Supply voltage input, 9.5 V nominal 8 GATE LV (10V) Gate driver output for Primary N-FET (refer to V10) 9 TEMP LV (5V) External NTC temperature sensor input 10 DGND LV (0) Digital ground. Connect to GND Current sense input. Connect to the positive terminal of the current shunt 11 ISNS LV (5V) resistor Output voltage error input (feedback). Connect to the Optocoupler collector 12 FB LV (5V) and pull up to V5OUT 13 V5OUT LV (5V) Output and decoupling pin for the internal +5 V supply Auxiliary winding sense input for QR operation. Connect the auxiliary positive 14 VAUX_S LV: (5V) terminal to this pin via a resistor divider VBULK sense input. Connect to the rectified input voltage (VBULK) via a 15 VBULK_S LV: (5V) resistor divider 16 CLMP_S LV: (5V) Active Clamp sense input. Connect to CLAMP via a resistive divider Silanna Semiconductor Proprietary and Confidential Page 2 For more information: http://www.SilannaSemi.com/ Document 10853 Ver. 4.0