AD73311AD73311AParameterMinTypMaxUnitTest Conditions/Comments DAC SPECIFICATIONS (Continued) Power Supply Rejection –55 dB Input Signal Level at AVDD and DVDD Pins: 1.0 kHz, 100 mV p-p Sine Wave Group Delay4, 5 25 µs 64 kHz Input Sample Rate, Interpolator Bypassed (CRE:5 = 1) Output DC Offset2, 7 +30 mV PGA = 6 dB Minimum Load Resistance, R 2, 8 L Single-Ended 150 Ω Differential 150 Ω Maximum Load Capacitance, C 2, 8 L Single-Ended 500 pF Differential 100 pF FREQUENCY RESPONSE (ADC AND DAC)9 Typical Output 0 Hz 0 dB 2000 Hz –0.1 dB 4000 Hz –0.25 dB 8000 Hz –0.6 dB 12000 Hz –1.4 dB 16000 Hz –2.8 dB 20000 Hz –4.5 dB Channel Frequency Response Is 24000 Hz –7.0 dB Programmable by Means of External 28000 Hz –9.5 dB Digital Filtering > 32000 Hz < –12.5 dB LOGIC INPUTS VINH, Input High Voltage VDD – 0.8 VDD V VINL, Input Low Voltage 0 0.8 V IIH, Input Current –0.5 µA CIN, Input Capacitance 10 pF LOGIC OUTPUT VOH, Output High Voltage VDD – 0.4 VDD V |IOUT| < 100 µA VOL, Output Low Voltage 0 0.4 V |IOUT| < 100 µA Three-State Leakage Current –0.3 µA POWER SUPPLIES AVDD1, AVDD2 4.5 5.5 V DVDD 4.5 5.5 V I 10 DD See Table II NOTES 1Operating temperature range is as follows: –40°C to +85°C. Therefore, TMIN = –40°C and TMAX = +85°C. 2Test conditions: Input PGA set for 0 dB gain, Output PGA set for 6 dB gain, no load on analog outputs (unless otherwise stated). 3At input to sigma-delta modulator of ADC. 4Guaranteed by design. 5Overall group delay will be affected by the sample rate and the external digital filtering. 6The ADC’s input impedance is inversely proportional to DMCLK and is approximated by: (4 × 1011)/DMCLK. 7Between VOUTP and VOUTN. 8At VOUT output. 9Frequency responses of ADC and DAC measured with input at audio reference level (the input level that produces an output level of –10 dBm0), with 38 dB preamplifier bypassed and input gain of 0 dB. 10Test conditions: no load on digital inputs, analog inputs ac coupled to ground, no load on analog outputs. Specifications subject to change without notice. REV. B –5–