E l e c t r i c a l S p e c i f i c a t i o n s ( 5 V )CommercialIndustrialMilitarySymbolParameterMin.Max.Min.Max.Min.Max.Units (I 2 OH = –10 mA) 2.4 V V 1 OH (IOH = –6 mA) 3.84 V (IOH = –4 mA) 3.7 3.7 V (I 2 OL = 10 mA) 0.5 V V 1 OL (IOL = 6 mA) 0.33 0.40 0.40 V VIL –0.3 0.8 –0.3 0.8 –0.3 0.8 V VIH 2.0 VCC + 0.3 2.0 VCC + 0.3 2.0 VCC + 0.3 V Input Transition Time t 2 R, tF 500 500 500 ns CIO I/O Capacitance2, 3 10 10 10 pF Standby Current, I 4 CC (typical = 1 mA) 3 10 20 mA Leakage Current5 –10 10 –10 10 –10 10 µA Notes: 1. Only one output tested at a time. VCC = min. 2. Not tested, for information only. 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f = 1 MHz. 4. Typical standby current = 1 mA. All outputs unloaded. All inputs = VCC or GND. 5. VO , VIN = VCC or GND. E l e c t r i c a l S p e c i f i c a t i o n s ( 3 . 3 V )CommercialParameterUnits Min. Max. (IOH = –4 mA) 2.15 V V 1 OH (IOH = –3.2 mA) 2.4 V V 1 OL (IOL = 6 mA) 0.4 V VIL –0.3 0.8 V VIH 2.0 VCC + 0.3 V Input Transition Time t 2 R, tF 500 ns CIO I/O Capacitance2, 3 10 pF Standby Current, I 4 CC (typical = 0.3 mA) 0.75 mA Leakage Current5 –10 10 µA Notes: 1. Only one output tested at a time. VCC = min. 2. Not tested, for information only. 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f = 1 MHz. 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = VCC or GND. 5. VO, VIN = VCC or GND 1-288 Document Outline ACT™ 1 Series FPGAs Features Description Product Family Profile The Designer and Designer Advantage™ Systems ACT 1 Device Structure The ACT 1 Logic Module I/O Buffers Device Organization Probe Pin ACT 1 Array Performance Temperature and Voltage Effects Logic Module Size Ordering Information Product Plan Device Resources Pin Description Absolute Maximum Ratings1 Free air temperature range Recommended Operating Conditions Electrical Specifications (5V) Electrical Specifications (3.3V) Package Thermal Characteristics General Power Equation Static Power Component Active Power Component Equivalent Capacitance CEQ Values for Actel FPGAs Fixed Capacitance Values for Actel FPGAs (pF) Determining Average Switching Frequency Functional Timing Tests Output Buffer Performance Derating (5V) Output Buffer Performance Derating (3.3V) ACT 1 Timing Module* Predictable Performance: Tight Delay Distributions... Timing Characteristics Critical Nets and Typical Nets Long Tracks Timing Derating Timing Derating Factor (Temperature and Voltage) Timing Derating Factor for Designs at Typical Temp... Temperature and Voltage Derating Factors (normaliz... Temperature and Voltage Derating Factors (normaliz... Junction Temperature and Voltage Derating Curves (... Parameter Measurement Output Buffer Delays AC Test Loads Input Buffer Delays Module Delays Sequential Timing Characteristics Flip-Flops and Latches ACT 1 Timing Characteristics (Worst-Case Commercial Conditions, VCC = 4.75 V,T... ACT 1 Timing Characteristics (continued) (Worst-Case Commercial Conditions) ACT 1 Timing Characteristics (continued) (Worst-Case Commercial Conditions) Package Pin Assignments 44-Pin PLCC 68-Pin PLCC Package Pin Assignments (continued) 84-Pin PLCC Package Pin Assignments (continued) 100-Pin PQFP Package Pin Assignments (continued) 80-Pin VQFP Package Pin Assignments (continued) 84-Pin CPGA Package Pin Assignments (continued) 84-Pin CQFP