Datasheet Texas Instruments CD74HC74M96G4
Manufacturer | Texas Instruments |
Series | CD74HC74 |
Part Number | CD74HC74M96G4 |
High Speed CMOS Logic Dual Positive-Edge-Triggered D-Type Flip-Flops with Set and Reset 14-SOIC -55 to 125
Datasheets
CD54HC74, CD74HC74, CD54HCT74, CD74HCT74 datasheet
PDF, 727 Kb, Revision: D, File published: Aug 21, 2003
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 14 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Width (mm) | 3.91 |
Length (mm) | 8.65 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Download |
Parametrics
3-State Output | No |
Approx. Price (US$) | 0.14 | 1ku |
Bits(#) | 2 |
F @ Nom Voltage(Max)(Mhz) | 28 |
ICC @ Nom Voltage(Max)(mA) | 0.04 |
Operating Temperature Range(C) | -55 to 125 |
Output Drive (IOL/IOH)(Max)(mA) | 5.2/-5.2 |
Package Group | SOIC |
Package Size: mm2:W x L (PKG) | See datasheet (PDIP) |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | HC |
VCC(Max)(V) | 6 |
VCC(Min)(V) | 2 |
Voltage(Nom)(V) | 3.3 5 |
tpd @ Nom Voltage(Max)(ns) | 37 |
Eco Plan
RoHS | Not Compliant |
Pb Free | No |
Application Notes
- Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, File published: Feb 6, 2015
- SN54/74HCT CMOS Logic Family Applications and RestrictionsPDF, 102 Kb, File published: May 1, 1996
The TI SN54/74HCT family of CMOS devices is a subgroup of the SN74HC series with the HCT circuitry modified to meet the interfacing requirements of TTL outputs to high-speed CMOS inputs. The HCT devices can be driven by the TTL circuits directly without additional components. This document describes the TTL/HC interface the operating voltages circuit noise and power consumption. A Bergeron anal
Model Line
Series: CD74HC74 (10)
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > D-Type Flip-Flop