LTC2195 LTC2194/LTC2193 DIGITAL INPUTS AND OUTPUTSThe l denotes the specifications which apply over the full operatingtemperature range, otherwise specifications are at TA = 25°C. (Note 5)SYMBOLPARAMETERCONDITIONSMINTYPMAXUNITSSingle-Ended Encode Mode (ENC– Tied to GND) VIH High Level Input Voltage VDD =1.8V l 1.2 V VIL Low Level Input Voltage VDD =1.8V l 0.6 V VIN Input Voltage Range ENC+ to GND l 0 3.6 V RIN Input Resistance See Figure 11 30 kΩ CIN Input Capacitance (Note 8) 3.5 pF DIGITAL INPUTS (CS, SDI, SCK in Serial or Parallel Programming Mode. SDO in Parallel Programming Mode) VIH High Level Input Voltage VDD =1.8V l 1.3 V VIL Low Level Input Voltage VDD =1.8V l 0.6 V IIN Input Current VIN = 0V to 3.6V l –10 10 µA CIN Input Capacitance (Note 8) 3 pF SDO OUTPUT (Serial Programming Mode. Open-Drain Output. Requires 2k Pull-Up Resistor if SDO is Used) ROL Logic Low Output Resistance to GND VDD =1.8V, SDO = 0V 200 Ω IOH Logic High Output Leakage Current SDO = 0V to 3.6V l –10 10 µA COUT Output Capacitance (Note 8) 3 pF DIGITAL DATA OUTPUTS VOD Differential Output Voltage 100Ω Differential Load, 3.5mA Mode l 247 350 454 mV 100Ω Differential Load, 1.75mA Mode l 125 175 250 mV VOS Common Mode Output Voltage 100Ω Differential Load, 3.5mA Mode l 1.125 1.250 1.375 V 100Ω Differential Load, 1.75mA Mode l 1.125 1.250 1.375 V RTERM On-Chip Termination Resistance Termination Enabled, OVDD = 1.8V 100 Ω POWER REQUIREMENTSThe l denotes the specifications which apply over the full operating temperaturerange, otherwise specifications are at TA = 25°C. (Note 9)LTC2195LTC2194LTC2193SYMBOL PARAMETERCONDITIONSMINTYPMAXMINTYPMAXMINTYPMAXUNITS VDD Analog Supply Voltage (Note 10) l 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V OVDD Output Supply Voltage (Note 10) l 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V IVDD Analog Supply Current Sine Wave Input l 224 248 185 205 123 138 mA IOVDD Digital Supply Current 2-Lane Mode, 1.75mA Mode l 16 20 15 19 15 19 mA 2-Lane Mode, 3.5mA Mode l 27 32 27 32 26 31 mA 4-Lane Mode, 1.75mA Mode l 23 27 23 27 22 26 mA 4-Lane Mode, 3.5mA Mode l 42 49 42 49 41 48 mA PDISS Power Dissipation 2-Lane Mode, 1.75mA Mode l 432 482 360 403 249 283 mW 2-Lane Mode, 3.5mA Mode l 452 504 382 427 269 304 mW 4-Lane Mode, 1.75mA Mode l 445 495 375 418 261 295 mW 4-Lane Mode, 3.5mA Mode l 479 535 409 457 295 335 mW PSLEEP Sleep Mode Power 1 1 1 mW PNAP Nap Mode Power 50 50 50 mW PDIFFCLK Power Increase with Diffential Encode Mode Enabled 20 20 20 mW (No Increase for Sleep Mode) 219543f 5 Document Outline Features Applications Description Typical Application Absolute Maximum Ratings Pin Configuration Order Information Converter Characteristics Analog Input Dynamic Accuracy Internal Reference Characteristics Digital Inputs And Outputs Power Requirements Timing Characteristics Timing Diagrams Typical Performance Characteristics Pin Functions Block Diagram Applications Information Typical Applications Package Description Typical Application Related Parts