Datasheet LTC2328-18 (Analog Devices) - 5

ManufacturerAnalog Devices
Description18-Bit, 1Msps, ±10.24V True Bipolar, Pseudo-Differential Input ADC with 95dB SNR
Pages / Page26 / 5 — power requireMenTs. The. denotes the specifications which apply over the …
File Format / SizePDF / 518 Kb
Document LanguageEnglish

power requireMenTs. The. denotes the specifications which apply over the full operating temperature

power requireMenTs The denotes the specifications which apply over the full operating temperature

Model Line for this Datasheet

Text Version of Document

LTC2328-18
power requireMenTs The
l
denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 4) SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
VDD Supply Voltage l 4.75 5 5.25 V OVDD Supply Voltage l 1.71 5.25 V IVDD Supply Current 1Msps Sample Rate (IN+ = –10.24V, IN– = 0V) l 14.5 16 mA 1Msps Sample Rate (IN+ = IN– = 0V) 10 mA IOVDD Supply Current 1Msps Sample Rate (CL = 20pF) 0.4 mA INAP Nap Mode Current Conversion Done (IVDD + IOVDD, IN+ = –10.24V, IN– = 0V) l 8.4 10 mA ISLEEP Sleep Mode Current Sleep Mode (IVDD + IOVDD) l 60 225 μA PD Power Dissipation 1Msps Sample Rate (IN+ = –10.24V, IN– = 0V) l 72.5 80 mW 1Msps Sample Rate (IN+ = IN– = 0V) 50 mW Nap Mode Conversion Done (IVDD + IOVDD, IN+ = –10.24V, IN– = 0V) l 42 50 mW Sleep Mode Sleep Mode (IVDD + IOVDD) l 0.3 1.1 mW
aDc TiMing characTerisTics The
l
denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 4) SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
fSMPL Maximum Sampling Frequency l 1 Msps tCONV Conversion Time l 460 527 ns tACQ Acquisition Time tACQ = tCYC – tCONV – tBUSYLH (Note 11) l 460 ns tCYC Time Between Conversions l 1 µs tCNVH CNV High Time l 20 ns tBUSYLH CNV↑ to BUSY Delay CL = 20pF l 13 ns tCNVL Minimum Low Time for CNV (Note 12) l 20 ns tQUIET SCK Quiet Time from CNV↑ (Note 11) l 20 ns tSCK SCK Period (Notes 12, 13) l 10 ns tSCKH SCK High Time l 4 ns tSCKL SCK Low Time l 4 ns tSSDISCK SDI Setup Time From SCK↑ (Note 12) l 4 ns tHSDISCK SDI Hold Time From SCK↑ (Note 12) l 1 ns tSCKCH SCK Period in Chain Mode tSCKCH = tSSDISCK + tDSDO (Note 12) l 13.5 ns tDSDO SDO Data Valid Delay from SCK↑ CL = 20pF, OVDD = 5.25V l 7.5 ns CL = 20pF, OVDD = 2.5V l 8 ns CL = 20pF, OVDD = 1.71V l 9.5 ns tHSDO SDO Data Remains Valid Delay from SCK↑ CL = 20pF (Note 11) l 1 ns tDSDOBUSYL SDO Data Valid Delay from BUSY↓ CL = 20pF (Note 11) l 5 ns tEN Bus Enable Time After RDL↓ (Note 12) l 16 ns tDIS Bus Relinquish Time After RDL↑ (Note 12) l 13 ns tWAKE REFBUF Wakeup Time CREFBUF = 47μF, CREFIN = 100nF 200 ms 232818fb For more information www.linear.com/LTC2328-18 5 Document Outline Features Applications Typical Application Description Absolute Maximum Ratings Order Information Pin Configuration Electrical Characteristics Converter Characteristics Dynamic Accuracy Internal Reference Characteristics Reference Buffer Characteristics Digital Inputs and Digital Outputs Power Requirements ADC Timing Characteristics Typical Performance Characteristics Pin Functions Functional Block Diagram Timing Diagram Applications Information Board Layout Package Description Revision History Typical Application Related Parts