Datasheet AD9695 (Analog Devices)

ManufacturerAnalog Devices
Description14-Bit, 1300 MSPS/625 MSPS, JESD204B, Dual Analog-to-Digital Converter
Pages / Page136 / 1 — 14-Bit, 1300 MSPS/625 MSPS, JESD204B,. Dual Analog-to-Digital Converter. …
RevisionA
File Format / SizePDF / 5.6 Mb
Document LanguageEnglish

14-Bit, 1300 MSPS/625 MSPS, JESD204B,. Dual Analog-to-Digital Converter. Data Sheet. AD9695. FEATURES. APPLICATIONS

Datasheet AD9695 Analog Devices, Revision: A

Model Line for this Datasheet

Text Version of Document

14-Bit, 1300 MSPS/625 MSPS, JESD204B, Dual Analog-to-Digital Converter Data Sheet AD9695 FEATURES APPLICATIONS JESD204B (Subclass 1) coded serial digital outputs Communications Lane rates up to 16 Gbps Diversity multiband, multimode digital receivers 1.6 W total power at 1300 MSPS 3G/4G, TD-SCDMA, WCDMA, GSM, LTE 800 mW per ADC channel General-purpose software radios SNR = 65.6 dBFS at 172 MHz (1.59 V p-p input range) Ultrawideband satellite receiver SFDR = 78 dBFS at 172.3 MHz (1.59 V p-p input range) Instrumentation Noise density Oscilloscopes −153.9 dBFS/Hz (1.59 V p-p input range) Spectrum analyzers −155.6 dBFS/Hz (2.04 V p-p input range) Network analyzers 0.95 V, 1.8 V, and 2.5 V supply operation Integrated RF test solutions No missing codes Radars Internal ADC voltage reference Electronic support measures, electronic counter measures, Flexible input range and electronic counter-counter measures 1.36 V p-p to 2.04 V p-p (1.59 V p-p typical) High speed data acquisition systems 2 GHz usable analog input full power bandwidth DOCSIS 3.0 CMTS upstream receive paths >95 dB channel isolation/crosstalk Hybrid fiber coaxial digital reverse path receivers Amplitude detect bits for efficient AGC implementation Wideband digital predistortion 2 integrated digital downconverters per ADC channel 48-bit NCO Programmable decimation rates Differential clock input SPI control Integer clock divide by 2 and divide by 4 Flexible JESD204B lane configurations On-chip dithering to improve small signal linerarity FUNCTIONAL BLOCK DIAGRAM AVDD1 AVDD2 AVDD3 AVDD1_SR DVDD DRVDD1 DRVDD2 SPIVDD (0.95V) (1.8V) (2.5V) (0.95V) (0.95V) (0.95V) (1.8V) (1.8V) BUFFER VIN+A ADC 14 VIN–A CORE E X U DIGITAL DOWN- X U R CONVERTER ABL M M M TE JESD204B SERDOUT0± FAST SIGNAL AR AR LINK 4 SERDOUT1± DETECT MONITOR AND RAM FIL SSB SSB SERDOUT2± G Tx FIR O DIGITAL DOWN- O OUTPUTS SERDOUT3± RO CR CONVERTER CR P VIN+B 14 ADC VIN–B CORE BUFFER VREF SYNCINB± PDWN/STBY JESD204B CLOCK SYSREF± SUBCLASS 1 CONTROL DISTRIBUTION FD_A/GPIO_A0 CLK+ GPIO MUX SPI AND CONTROL FD_B/GPIO_B0 REGISTERS CLK– ÷2 ÷4 AD9695
01 -0
AGND SDIO SCLK CSB DRGND DGND
5660 1 Figure 1.
Rev. 0 Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Tel: 781.329.4700 ©2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. Technical Support www.analog.com
Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS—1300 MSPS AC SPECIFICATIONS—625 MSPS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 1300 MSPS 625 MSPS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Differential Input Configurations Input Common Mode Analog Input Buffer Controls and SFDR Optimization Absolute Maximum Input Swing Dither VOLTAGE REFERENCE DC OFFSET CALIBRATION CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Input Clock Divider Input Clock Divider ½ Period Delay Adjust Clock Fine Delay and Superfine Delay Adjust Clock Coupling Considerations Clock Jitter Considerations POWER-DOWN/STANDBY MODE TEMPERATURE DIODE ADC OVERRANGE AND FAST DETECT ADC OVERRANGE FAST THRESHOLD DETECTION (FD_A AND FD_B) ADC APPLICATION MODES AND JESD204B Tx CONVERTER MAPPING PROGRAMMABLE FINITE IMPULSE RESPONSE (FIR) FILTERS SUPPORTED MODES PROGRAMMING INSTRUCTIONS DIGITAL DOWNCONVERTER (DDC) DDC I/Q INPUT SELECTION DDC I/Q OUTPUT SELECTION DDC GENERAL DESCRIPTION DDC FREQUENCY TRANSLATION DDC Frequency Translation General Description Variable IF Mode 0 Hz IF (ZIF) Mode fS/4 Hz IF Mode Test Mode DDC NCO Description DDC NCO Programmable Modulus Mode DDC NCO Coherent Mode NCO FTW/POW/MAW/MAB Description NCO FTW/POW/MAW/MAB Programmable Modulus Mode NCO FTW/POW/MAW/MAB Coherent Mode NCO Channel Selection GPIO Level Control Mode GPIO Edge Control Mode Register Map Mode Setting Up the Multichannel NCO Feature NCO Synchronization NCO Multichip Synchronization NCO Multichip Synchronization at Startup NCO Multichip Synchronization During Normal Operation DDC Mixer Description DDC NCO + Mixer Loss and SFDR DDC DECIMATION FILTERS HB4 Filter Description HB3 Filter Description HB2 Filter Description HB1 Filter Description TB2 Filter Description TB1 Filter Description FB2 Filter Description DDC GAIN STAGE DDC COMPLEX TO REAL CONVERSION DDC MIXED DECIMATION SETTINGS DDC EXAMPLE CONFIGURATIONS SIGNAL MONITOR SPORT OVER JESD204B DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE JESD204B OVERVIEW FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) Initial Lane Alignment Sequence (ILAS) User Data and Error Detection 8-Bit/10-Bit Encoder PHYSICAL LAYER (DRIVER) OUTPUTS Digital Outputs, Timing, and Controls Deemphasis Phase-Locked Loop (PLL) SETTING UP THEAD9695 DIGITAL INTERFACE Example Setup 1—Full Bandwidth Mode Example Setup 2—ADC with DDC Option (Two ADCs Plus Two DDCs) DETERMINISTIC LATENCY SUBCLASS 0 OPERATION SUBCLASS 1 OPERATION Deterministic Latency Requirements Setting Deterministic Latency registers MULTICHIP SYNCHRONIZATION NORMAL MODE TIMESTAMP MODE SYSREF± INPUT SYREF± Control Features SYSREF± SETUP/HOLD WINDOW MONITOR LATENCY END TO END TOTAL LATENCY EXAMPLE LATENCY CALCULATIONS LMFC REFERENCED LATENCY TEST MODES ADC TEST MODES JESD204B BLOCK TEST MODES Transport Layer Sample Test Mode Interface Test Modes Data Link Layer Test Modes SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Channel Specific Registers SPI Soft Reset MEMORY MAP REGISTERS APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS LAYOUT GUIDELINES AVDD1_SR (PIN 57) AND AGND_SR (PIN 56 AND PIN 60) OUTLINE DIMENSIONS ORDERING GUIDE