Datasheet AD9691 (Analog Devices) - 5

ManufacturerAnalog Devices
Description14-Bit, 1.25 GSPS JESD204B, Dual Analog-to-Digital Converter
Pages / Page73 / 5 — AD9691. Data Sheet. AC SPECIFICATIONS. Table 2. Parameter1. Temperature …
File Format / SizePDF / 1.8 Mb
Document LanguageEnglish

AD9691. Data Sheet. AC SPECIFICATIONS. Table 2. Parameter1. Temperature Min. Typ. Max. Unit

AD9691 Data Sheet AC SPECIFICATIONS Table 2 Parameter1 Temperature Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 6 link to page 6 link to page 6 link to page 6 link to page 6
AD9691 Data Sheet AC SPECIFICATIONS
AVDD1 = 1.25 V, AVDD2 = 2.50 V, AVDD3 = 3.3 V, AVDD1_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified maximum sampling rate (1250 MSPS), 1.58 V p-p ful -scale differential input, AIN = −1.0 dBFS, clock divider = 2, default SPI settings, TA = 25°C, unless otherwise noted.
Table 2. Parameter1 Temperature Min Typ Max Unit
ANALOG INPUT FULL SCALE Full 1.58 V p-p NOISE DENSITY2 Full −152.6 dBFS/Hz SIGNAL-TO-NOISE RATIO (SNR)3 fIN = 10 MHz 25°C 64.6 dBFS fIN = 170 MHz Full 60.8 64.2 dBFS fIN = 340 MHz 25°C 63.4 dBFS fIN = 450 MHz 25°C 62.9 dBFS fIN = 750 MHz 25°C 61.7 dBFS fIN = 985 MHz 25°C 59.7 dBFS fIN = 1205 MHz 25°C 58.3 dBFS fIN = 1600 MHz 25°C 56.5 dBFS fIN = 1950 MHz 25°C 55.1 dBFS SNR AND DISTORTION RATIO (SINAD)3 fIN = 10 MHz 25°C 64.5 dBFS fIN = 170 MHz Full 60.5 64.0 dBFS fIN = 340 MHz 25°C 63.0 dBFS fIN = 450 MHz 25°C 62.3 dBFS fIN = 750 MHz 25°C 61.3 dBFS fIN = 985 MHz 25°C 59.4 dBFS fIN = 1205 MHz 25°C 57.5 dBFS fIN = 1600 MHz 25°C 55.8 dBFS fIN = 1950 MHz 25°C 54.7 dBFS EFFECTIVE NUMBER OF BITS (ENOB) fIN = 10 MHz 25°C 10.4 Bits fIN = 170 MHz Full 9.7 10.3 Bits fIN = 340 MHz 25°C 10.2 Bits fIN = 450 MHz 25°C 10.1 Bits fIN = 750 MHz 25°C 9.9 Bits fIN = 985 MHz 25°C 9.6 Bits fIN = 1205 MHz 25°C 9.2 Bits fIN = 1600 MHz 25°C 9.0 Bits fIN = 1950 MHz 25°C 8.8 Bits SPURIOUS-FREE DYNAMIC RANGE (SFDR)3 fIN = 10 MHz 25°C 87 dBFS fIN = 170 MHz Full 72 79 dBFS fIN = 340 MHz 25°C 77 dBFS fIN = 450 MHz 25°C 72 dBFS fIN = 750 MHz 25°C 73 dBFS fIN = 985 MHz 25°C 72 dBFS fIN = 1205 MHz 25°C 66 dBFS fIN = 1600 MHz 25°C 66 dBFS fIN = 1950 MHz 25°C 69 dBFS Rev. 0 | Page 4 of 72 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Differential Input Configurations Input Common Mode Analog Input Controls and SFDR Optimization Absolute Maximum Input Swing VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Input Clock Divider ½ Period Delay Adjust Input Clock Divider Clock Fine Delay Adjust Clock Jitter Considerations POWER-DOWN/STANDBY MODE TEMPERATURE DIODE ADC OVERRANGE AND FAST DETECT ADC OVERRANGE FAST THRESHOLD DETECTION (FD_A AND FD_B) SIGNAL MONITOR SPORT Over JESD204B DIGITAL DOWNCONVERTERS (DDCS) DDC I/Q INPUT SELECTION DDC I/Q OUTPUT SELECTION DDC GENERAL DESCRIPTION FREQUENCY TRANSLATION GENERAL DESCRIPTION Variable IF Mode 0 Hz IF (ZIF) Mode fS/4 Hz IF Mode Test Mode DDC NCO PLUS MIXER LOSS AND SFDR NUMERICALLY CONTROLLED OSCILLATOR Setting Up the NCO FTW and POW NCO Synchronization Mixer FIR FILTERS GENERAL DESCRIPTION HALF-BAND FILTERS HB4 Filter HB3 Filter HB2 Filter HB1 Filter DDC GAIN STAGE DDC COMPLEX TO REAL CONVERSION BLOCK DDC EXAMPLE CONFIGURATIONS DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE JESD204B OVERVIEW FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) and SYNCINB± Initial Lane Alignment Sequence (ILAS) User Data and Error Detection 8B/10B Encoder PHYSICAL LAYER (DRIVER) OUTPUTS Digital Outputs, Timing, and Controls De-Emphasis Phase-Locked Loop (PLL) CONFIGURING THE JESD204B LINK Example 1: Full Bandwidth Mode Example 2: ADC with DDC Option (Two ADCs Plus Two DDCs ) MULTICHIP SYNCHRONIZATION SYSREF± SETUP/HOLD WINDOW MONITOR TEST MODES ADC TEST MODES JESD204B BLOCK TEST MODES Transport Layer Sample Test Mode Interface Test Modes Data Link Layer Test Modes SERIAL PORT INTERFACE CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Unassigned and Reserved Locations Default Values Logic Levels Channel-Specific Registers SPI Soft Reset MEMORY MAP REGISTER TABLE APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS AVDD1_SR (PIN 78) AND AGND (PIN 77 AND PIN 81) OUTLINE DIMENSIONS ORDERING GUIDE