Datasheet AD9691 (Analog Devices) - 9

ManufacturerAnalog Devices
Description14-Bit, 1.25 GSPS JESD204B, Dual Analog-to-Digital Converter
Pages / Page73 / 9 — AD9691. Data Sheet. tDS. tHIGH. tCLK. tDH. tLOW. CSB. SCLK DON’T CARE. …
File Format / SizePDF / 1.8 Mb
Document LanguageEnglish

AD9691. Data Sheet. tDS. tHIGH. tCLK. tDH. tLOW. CSB. SCLK DON’T CARE. DON’T CARE. SDIO DON’T CARE. R/W. A14. A13. A12. A11. A10. APERTURE. DELAY. SAMPLE N

AD9691 Data Sheet tDS tHIGH tCLK tDH tLOW CSB SCLK DON’T CARE DON’T CARE SDIO DON’T CARE R/W A14 A13 A12 A11 A10 APERTURE DELAY SAMPLE N

Model Line for this Datasheet

Text Version of Document

AD9691 Data Sheet tDS tHIGH tCLK tH tS tDH tLOW CSB SCLK DON’T CARE DON’T CARE
003
SDIO DON’T CARE R/W A14 A13 A12 A11 A10 A9 A8 A7 D5 D4 D3 D2 D1 D0 DON’T CARE
92- 130 Figure 3. SPI Timing Diagram
APERTURE DELAY SAMPLE N N – 55 N + 1 ANALOG N – 54 INPUT N – 1 SIGNAL N – 53 N – 52 CLK– CLK+ CLK– CLK+ SERDOUT0– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER0 MSB SERDOUT0+ SERDOUT1– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER0 MSB SERDOUT1+ SERDOUT2– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER0 LSB SERDOUT2+ SERDOUT3– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER0 LSB SERDOUT3+ SERDOUT4– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER1 MSB SERDOUT4+ SERDOUT5– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER1 MSB SERDOUT5+ SERDOUT6– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER1 LSB SERDOUT6+ SERDOUT7– A B C D E F G H I J A B C D E F G H I J A B C D E F G H I J CONVERTER1 LSB SERDOUT7+ SAMPLE N – 55 SAMPLE N – 54 SAMPLE N – 53
04 0
ENCODED INTO 1 ENCODED INTO 1 ENCODED INTO 1
92-
8B/10B SYMBOL 8B/10B SYMBOL 8B/10B SYMBOL
130 Figure 4. Data Output Timing (Full Bandwidth Mode, L = 8, M = 2, F = 1) Rev. 0 | Page 8 of 72 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Differential Input Configurations Input Common Mode Analog Input Controls and SFDR Optimization Absolute Maximum Input Swing VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Input Clock Divider ½ Period Delay Adjust Input Clock Divider Clock Fine Delay Adjust Clock Jitter Considerations POWER-DOWN/STANDBY MODE TEMPERATURE DIODE ADC OVERRANGE AND FAST DETECT ADC OVERRANGE FAST THRESHOLD DETECTION (FD_A AND FD_B) SIGNAL MONITOR SPORT Over JESD204B DIGITAL DOWNCONVERTERS (DDCS) DDC I/Q INPUT SELECTION DDC I/Q OUTPUT SELECTION DDC GENERAL DESCRIPTION FREQUENCY TRANSLATION GENERAL DESCRIPTION Variable IF Mode 0 Hz IF (ZIF) Mode fS/4 Hz IF Mode Test Mode DDC NCO PLUS MIXER LOSS AND SFDR NUMERICALLY CONTROLLED OSCILLATOR Setting Up the NCO FTW and POW NCO Synchronization Mixer FIR FILTERS GENERAL DESCRIPTION HALF-BAND FILTERS HB4 Filter HB3 Filter HB2 Filter HB1 Filter DDC GAIN STAGE DDC COMPLEX TO REAL CONVERSION BLOCK DDC EXAMPLE CONFIGURATIONS DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE JESD204B OVERVIEW FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) and SYNCINB± Initial Lane Alignment Sequence (ILAS) User Data and Error Detection 8B/10B Encoder PHYSICAL LAYER (DRIVER) OUTPUTS Digital Outputs, Timing, and Controls De-Emphasis Phase-Locked Loop (PLL) CONFIGURING THE JESD204B LINK Example 1: Full Bandwidth Mode Example 2: ADC with DDC Option (Two ADCs Plus Two DDCs ) MULTICHIP SYNCHRONIZATION SYSREF± SETUP/HOLD WINDOW MONITOR TEST MODES ADC TEST MODES JESD204B BLOCK TEST MODES Transport Layer Sample Test Mode Interface Test Modes Data Link Layer Test Modes SERIAL PORT INTERFACE CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Unassigned and Reserved Locations Default Values Logic Levels Channel-Specific Registers SPI Soft Reset MEMORY MAP REGISTER TABLE APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS AVDD1_SR (PIN 78) AND AGND (PIN 77 AND PIN 81) OUTLINE DIMENSIONS ORDERING GUIDE