Datasheet AD7952 (Analog Devices) - 9

ManufacturerAnalog Devices
Description14-Bit, 1 MSPS, Differential, Programmable Input PulSAR® ADC
Pages / Page33 / 9 — AD7952. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. BUF. …
RevisionA
File Format / SizePDF / 615 Kb
Document LanguageEnglish

AD7952. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. BUF. DBUF. DRE. VEE. 48 47 46 45 44 43 42 41 40 39 38 37. AGND 1

AD7952 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS BUF DBUF DRE VEE 48 47 46 45 44 43 42 41 40 39 38 37 AGND 1

Model Line for this Datasheet

Text Version of Document

link to page 12 link to page 12 link to page 12 link to page 19 link to page 12 link to page 19
AD7952 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS IN F ND BUF P D G F M D ND C F F DBUF DRE + P P RE TE AV IN AG VEE VC IN RE RE 48 47 46 45 44 43 42 41 40 39 38 37 AGND 1 36 BIPOLAR AVDD PIN 1 2 35 CNVST AGND 3 34 PD BYTESWAP 4 33 RESET OB/2C 5 32 CS AD7952 WARP 6 31 RD TOP VIEW IMPULSE 7 30 (Not to Scale) TEN SER/PAR 8 29 BUSY NC 9 28 D13/SCCS NC 10 27 D12/SCCLK D0/DIVSCLK[0] 11 26 D11/SCIN D1/DIVSCLK[1] 12 25 D10/HW/SW 13 14 15 16 17 18 19 20 21 22 23 24 K IN D D K C R /INT NC L D N D DD ND UT N T Y C S Y X S S DV DO DCL S V OG OV DG S RRO /E /S INV D8/ D2 4/IN RDC/ D6/ D7 RDE D3/ D D5/ D9/ NOTES 1. NC = NO CONNECT.
4
2. FOR THE LEAD FRAME CHIP SCALE PACKAGE (LFCSP), THE EXPOSED
00 9-
PAD SHOULD BE CONNECTED TO VEE. THIS CONNECTION IS NOT
58
REQUIRED TO MEET THE ELECTRICAL PERFORMANCES.
06 Figure 4. Pin Configuration
Table 6. Pin Function Descriptions Pin No. Mnemonic Type1 Description
1, 3, 42 AGND P Analog Power Ground Pins. Ground reference point for all analog I/O. All analog I/O should be referenced to AGND and should be connected to the analog ground plane of the system. In addition, the AGND, DGND, and OGND voltages should be at the same potential. 2, 44 AVDD P Analog Power Pins. Nominally 4.75 V to 5.25 V and decoupled with 10 μF and 100 nF capacitors. 4 BYTESWAP DI Parallel Mode Selection (8 Bit/14 Bit). When high, the LSB is output on D[15:8] and the MSB is output on D[7:0]; when low, the LSB is output on D[7:0] and the MSB is output on D[15:8]. 5 OB/2C DI2 Straight Binary/Binary Twos Complement Output. When high, the digital output is straight binary. When low, the MSB is inverted resulting in a twos complement output from its internal shift register. 6 WARP DI2 Conversion Mode Selection. Used in conjunction with the IMPULSE input per the following.
Conversion Mode WARP IMPULSE
Normal Low Low Impulse Low High Warp High Low Normal High High See the Modes of Operation section for a more detailed description. 7 IMPULSE DI2 Conversion Mode Selection. See the WARP pin description in this table. See the Modes of Operation section for a more detailed description. 8 SER/PAR DI Serial/Parallel Selection Input. When SER/PAR = low, the parallel mode is selected. When SER/PAR = high, the serial modes are selected. Some bits of the data bus are used as a serial port, and the remaining data bits are high impedance outputs. 9, 10 NC DO No Connect. Do not connect. Rev. A | Page 8 of 32 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION OVERVIEW CONVERTER OPERATION MODES OF OPERATION Warp Mode Normal Mode Impulse Mode TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAM ANALOG INPUTS Input Range Selection Input Structure Single-to-Differential Driver VOLTAGE REFERENCE INPUT/OUTPUT Internal Reference (REF = 5 V, PDREF = Low, PDBUF = Low) External 2.5 V Reference and Internal Buffer (REF = 5 V, PDREF = High, PDBUF = Low) External 5 V Reference (PDREF = High, PDBUF = High) Reference Decoupling Temperature Sensor POWER SUPPLIES Core Supplies High Voltage Supplies Digital Output Supply Power Sequencing Power Dissipation vs. Throughput Power Down CONVERSION CONTROL INTERFACES DIGITAL INTERFACE RESET PARALLEL INTERFACE Master Parallel Interface Slave Parallel Interface 8-Bit Interface (Master or Slave) SERIAL INTERFACE Data Interface Serial Configuration Interface MASTER SERIAL INTERFACE Internal Clock (SER/ = High, EXT/ = Low) Read During Convert (RDC = High) Read After Convert (RDC = Low, DIVSCLK[1:0] = [0 to 3]) SLAVE SERIAL INTERFACE External Clock (SER/ = High, EXT/ = High) External Discontinuous Clock Data Read After Conversion Daisy-Chain Feature External Clock Data Read During Previous Conversion External Clock Data Read After/During Conversion HARDWARE CONFIGURATION SOFTWARE CONFIGURATION MICROPROCESSOR INTERFACING SPI Interface APPLICATION INFORMATION LAYOUT GUIDELINES OUTLINE DIMENSIONS ORDERING GUIDE