Datasheet AD9460 (Analog Devices) - 7
Manufacturer | Analog Devices |
Description | 16-Bit, 80 MSPS/105 MSPS ADC |
Pages / Page | 33 / 7 — AD9460. TIMING DIAGRAMS. N + 15. N – 1. N + 14. VIN. N + 1. N + 13. … |
File Format / Size | PDF / 1.3 Mb |
Document Language | English |
AD9460. TIMING DIAGRAMS. N + 15. N – 1. N + 14. VIN. N + 1. N + 13. tCLKL. tCLKH. 1/fS. CLK+. CLK–. tPD. N – 13. N – 12. 13 CLOCK CYCLES. DCO+. DCO–. CPD
Model Line for this Datasheet
Text Version of Document
AD9460 TIMING DIAGRAMS N + 15 N – 1 N N + 14 VIN N + 1 N + 13 tCLKL tCLKH 1/fS CLK+ CLK– tPD N – 13 N – 12 N N + 1 Dx 13 CLOCK CYCLES DCO+ DCO–
02 0
t
6-
CPD
00 06 Figure 2. LVDS Mode Timing Diagram
N N – 1 N + 1 VIN N + 2 tCLKL tCLKH CLK– CLK+ tPD 13 CLOCK CYCLES Dx N – 13 N – 12 N – 1 N DCO+
3
DCO–
-00 6 00 06 Figure 3. CMOS Timing Diagram Rev. 0 | Page 6 of 32 Document Outline FEATURES FUNCTIONAL BLOCK DIAGRAM APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW Internal Reference Connection Internal Reference Trim External Reference Operation Analog Inputs CLOCK INPUT CONSIDERATIONS Jitter Considerations POWER CONSIDERATIONS DIGITAL OUTPUTS LVDS Mode CMOS Mode TIMING OPERATIONAL MODE SELECTION Data Format Select Output Mode Select Duty Cycle Stabilizer SFDR Enhancement EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE