Datasheet AD7643 (Analog Devices) - 7
Manufacturer | Analog Devices |
Description | 18-Bit, 1.25 MSPS PulSAR® A/D Converter |
Pages / Page | 29 / 7 — AD7643. Table 4. Serial Clock Timings in Master Read After Convert Mode … |
File Format / Size | PDF / 537 Kb |
Document Language | English |
AD7643. Table 4. Serial Clock Timings in Master Read After Convert Mode DIVSCLK[1]. 0 0 1 1. DIVSCLK[0]. Symbol 0 1 0 1 Unit
Model Line for this Datasheet
Text Version of Document
AD7643 Table 4. Serial Clock Timings in Master Read After Convert Mode DIVSCLK[1] 0 0 1 1 DIVSCLK[0] Symbol 0 1 0 1 Unit
SYNC to SCLK First Edge Delay Minimum t18 1 3 3 3 ns Internal SCLK Period Minimum t19 8 16 32 64 ns Internal SCLK Period Maximum t19 20 40 70 135 ns Internal SCLK High Minimum t20 2 8 16 32 ns Internal SCLK Low Minimum t21 2 8 16 32 ns SDOUT Valid Setup Time Minimum t22 1 5 5 5 ns SDOUT Valid Hold Time Minimum t23 0 0.5 10 30 ns SCLK Last Edge to SYNC Delay Minimum t24 0 0.5 9 26 ns BUSY High Width Maximum t28 0.84 1.14 1.72 2.88 μs
500µA IOL TO OUTPUT 1.4V PIN CL 50pF 2V 0.8V 500µA IOH tDELAY tDELAY NOTE 2V 2V IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND
03 0
SDOUT TIMING ARE DEFINED WITH A MAXIMUM LOAD
02
0.8V 0.8V
24- -0 60
C
0
L OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.
24600 Figure 2. Load Circuit for Digital Interface Timing, Figure 3. Voltage Reference Levels for Timing SDOUT, SYNC, and SCLK Outputs, C L = 10 pF Rev. 0 | Page 6 of 28 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION CIRCUIT INFORMATION CONVERTER OPERATION TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAM ANALOG INPUTS MULTIPLEXED INPUTS DRIVER AMPLIFIER CHOICE Single-to-Differential Driver VOLTAGE REFERENCE INPUT Internal Reference (PDBUF = Low, PDREF = Low) External 1.2 V Reference and Internal Buffer (PDBUF = Low, PDREF = High) External 2.5 V Reference (PDBUF = High, PDREF = High) Reference Decoupling Temperature Sensor POWER SUPPLY Power Sequencing Power-Up CONVERSION CONTROL INTERFACES DIGITAL INTERFACE RESET PARALLEL INTERFACE Master Parallel Interface Slave Parallel Interface 16-Bit and 8-Bit Interface (Master or Slave) SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read After Conversion External Clock Data Read During Previous Conversion MICROPROCESSOR INTERFACING SPI Interface (ADSP-219x) APPLICATION HINTS LAYOUT EVALUATING THE AD7643 PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE