link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 Data SheetAD7276/AD7277/AD7278AD7277SPECIFICATIONS VDD = 2.35 V to 3.6 V, fSCLK = 48 MHz, fSAMPLE = 3 MSPS, TA = TMIN to TMAX, unless otherwise noted. Table 3. ParameterA Grade1, 2B Grade1, 2UnitTest Conditions/Comments DYNAMIC PERFORMANCE f = 1 MHz sine wave IN Signal-to-Noise + Distortion (SINAD)3 60.5 60.5 dB min Total Harmonic Distortion (THD)3 −70 −1 dB max −76 −76 dB typ Peak Harmonic or Spurious Noise (SFDR)3 −80 −80 dB typ Intermodulation Distortion (IMD)3 Second-Order Terms −82 −82 dB typ fa = 1 MHz, fb = 0.97 MHz Third-Order Terms −82 −82 dB typ fa = 1 MHz, fb = 0.97 MHz Aperture Delay 5 5 ns typ Aperture Jitter 18 18 ps typ Full Power Bandwidth 74 74 MHz typ @ 3 dB 10 10 MHz typ @ 0.1 dB DC ACCURACY Resolution 10 10 Bits Integral Nonlinearity3 ±0.5 ±0.5 LSB max Differential Nonlinearity3 ±0.5 ±0.5 LSB max Guaranteed no missed codes to 10 bits Offset Error3 ±1.5 ±1 LSB max Gain Error3 ±2 ±1.5 LSB max Total Unadjusted Error (TUE)3 ±2.5 ±2.5 LSB max ANALOG INPUT Input Voltage Ranges 0 to V 0 to V V DD DD DC Leakage Current ±1 ±1 µA max −40°C to +85°C ±5.5 ±5.5 µA max 85°C to 125°C Input Capacitance 42 42 pF typ When in track 10 10 pF typ When in hold LOGIC INPUTS Input High Voltage, V 1.7 1.7 V min 2.35 V ≤ V ≤ 2.7 V INH DD 2 2 V min 2.7 V < V ≤ 3.6 V DD Input Low Voltage, V 0.7 0.7 V max 2.35 V ≤ V ≤ 2.7 V INL DD 0.8 0.8 V max 2.7 V < V ≤ 3.6 V DD Input Current, I ±1 ±1 µA max Typically 10 nA, V = 0 V or V IN IN DD Input Capacitance, C 4 2 2 pF typ IN LOGIC OUTPUTS Output High Voltage, V V − 0.2 V − 0.2 V min I = 200 µA, V = 2.35 V to 3.6 V OH DD DD SOURCE DD Output Low Voltage, V 0.2 0.2 V max I = 200 µA OL SINK Floating-State Leakage Current ±2.5 ±2.5 µA max Floating-State Output Capacitance4 4.5 4.5 pF typ Output Coding Straight (natural) binary CONVERSION RATE Conversion Time 250 250 ns max 12 SCLK cycles with SCLK at 48 MHz Track-and-Hold Acquisition Time3 60 60 ns min Throughput Rate 3.45 3.45 MSPS max SCLK at 48 MHz Rev. D | Page 5 of 28 Document Outline FEATURES GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS AD7276 SPECIFICATIONS AD7277 SPECIFICATIONS AD7278 SPECIFICATIONS TIMING SPECIFICATIONS—AD7276/AD7277/AD7278 TIMING EXAMPLES Timing Example 1 Timing Example 2 ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION CONVERTER OPERATION ADC TRANSFER FUNCTION TYPICAL CONNECTION DIAGRAM Analog Input Digital Inputs MODES OF OPERATION Normal Mode Partial Power-Down Mode Full Power-Down Mode Power-Up Times POWER VS. THROUGHPUT RATE SERIAL INTERFACE AD7278 IN A 10 SCLK CYCLE SERIAL INTERFACE MICROPROCESSOR INTERFACING AD7276/AD7277/AD7278 to Blackfin Processor APPLICATION HINTS GROUNDING AND LAYOUT EVALUATING PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE NOTES