link to page 39 AD9216 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS FT)RESBD_MA_A(DDDDX_SELECWNHAREU9_A8_A7_A6_A5_A4_A3_AAVCLK_SMPDOEB_ADNCDDDDDRGNDDRVDDD64636261605958575655545352515049AGND1PIN 148 D2_AINDICATORVIN+_A247 D1_AVIN–_A346 D0_A (LSB)AGND445 DNCAVDD544 DNCREFT_A643 DNCREFB_A742 DNCAD9216VREF841 DRVDDTOP VIEWSENSE940 DRGND(Not to Scale)REFB_B 1039 DNCREFT_B 1138 D9_B (MSB)AVDD 1237 D8_BAGND 1336 D7_BVIN–_B 1435 D6_BVIN+_B 1534 D5_BAGND 1633 D4_B17181920212223242526272829303132B)DD_BDDDCSDFSDNCDNCDNCDNCSB1_B2_B3_BLAVDDDDNC =CLK_WN(OEB_BDRGNDDRVDO NOT CONNECTPD0_B 04775-003 D Figure 3. Pin Configuration Table 7. Pin Function Descriptions Pin No.MnemonicDescription 1, 4, 13, 16 AGND1 Analog Ground. 2 VIN+_A Analog Input Pin (+) for Channel A. 3 VIN−_A Analog Input Pin (−) for Channel A. 5, 12, 17, 64 AVDD Analog Power Supply. 6 REFT_A Differential Reference (+) for Channel A. 7 REFB_A Differential Reference (−) for Channel A. 8 VREF Voltage Reference Input/Output. 9 SENSE Reference Mode Selection. 10 REFB_B Differential Reference (−) for Channel B. 11 REFT_B Differential Reference (+) for Channel B. 14 VIN−_B Analog Input Pin (−) for Channel B. 15 VIN+_B Analog Input Pin (+) for Channel B. 18 CLK_B Clock Input Pin for Channel B. 19 DCS Duty Cycle Stabilizer (DCS) Mode Pin (Active High). 20 DFS Data Output Format Select Pin. Low for offset binary; high for twos complement. 21 PDWN_B Power-Down Function Selection for Channel B. Logic 0 enables Channel B. Logic 1 powers down Channel B. (Outputs static, not High-Z.) 22 OEB_B Output Enable for Channel B. Logic 0 enables Data Bus B. Logic 1 sets outputs to High-Z. 23 to 26, 39, DNC Do Not Connect Pins. Should be left floating. 42 to 45, 58 27, 30 to 38 D0_B (LSB) to Channel B Data Output Bits. D9_B (MSB) 28, 40, 53 DRGND Digital Output Ground. 29, 41, 52 DRVDD Digital Output Driver Supply. Must be decoupled to DRGND with a minimum 0.1 µF capacitor. Recommended decoupling is 0.1 µF capacitor in parallel with 10 µF. Rev. A | Page 9 of 40 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS LOGIC SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAM ABSOLUTE MAXIMUM RATINGS EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT Differential Input Configurations Single-Ended Input Configuration CLOCK INPUT AND CONSIDERATIONS POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS OUTPUT CODING TIMING DATA FORMAT VOLTAGE REFERENCE Internal Reference Connection External Reference Operation Shared Reference Mode DUAL ADC LFCSP PCB POWER CONNECTOR ANALOG INPUTS OPTIONAL OPERATIONAL AMPLIFIER CLOCK VOLTAGE REFERENCE DATA OUTPUTS LFCSP EVALUATION BOARD BILL OF MATERIALS (BOM) LFCSP PCB SCHEMATICS LFCSP PCB LAYERS THERMAL CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE