AD9201ABSOLUTE MAXIMUM RATINGS*PIN FUNCTION DESCRIPTIONSWithPinRespectNo.NameDescriptionParametertoMinMaxUnits 1 DVSS Digital Ground AVDD AVSS –0.3 +6.5 V DVDD DVSS –0.3 +6.5 V 2 DVDD Digital Supply AVSS DVSS –0.3 +0.3 V 3 D0 Bit 0 (LSB) AVDD DVDD –6.5 +6.5 V 4 D1 Bit 1 CLK AVSS –0.3 AVDD + 0.3 V 5 D2 Bit 2 Digital Outputs DVSS –0.3 DVDD + 0.3 V 6 D3 Bit 3 AINA, AINB AVSS –1.0 AVDD + 0.3 V 7 D4 Bit 4 VREF AVSS –0.3 AVDD + 0.3 V REFSENSE AVSS –0.3 AVDD + 0.3 V 8 D5 Bit 5 REFT, REFB AVSS –0.3 AVDD + 0.3 V 9 D6 Bit 6 Junction Temperature +150 °C 10 D7 Bit 7 Storage Temperature –65 +150 °C 11 D8 Bit 8 Lead Temperature 12 D9 Bit 9 (MSB) 10 sec +300 °C 13 SELECT Hi I Channel Out, Lo Q Channel Out *Stresses above those listed under Absolute Maximum Ratings may cause perma- 14 CLOCK Clock nent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational 15 SLEEP Hi Power Down, Lo Normal Operation sections of this specification is not implied. Exposure to absolute maximum ratings 16 INA-I I Channel, A Input for extended periods may effect device reliability. 17 INB-I I Channel, B Input ORDERING GUIDE 18 REFT-I Top Reference Decoupling, I Channel 19 REFB-I Bottom Reference Decoupling, I Channel TemperaturePackagePackage 20 AVSS Analog Ground ModelRangeDescriptionOptions* 21 REFSENSE Reference Select AD9201ARS –40°C to +85°C 28-Lead SSOP RS-28 22 VREF Internal Reference Output AD9201-EVAL Evaluation Board 23 AVDD Analog Supply *RS = Shrink Small Outline. 24 REFB-Q Bottom Reference Decoupling, Q Channel 25 REFT-Q Top Reference Decoupling, Q Channel PIN CONFIGURATION 26 INB-Q Q Channel, B Input 27 INA-Q Q Channel, A Input DVSSCHIP-SELECT 28 CHIP-SELECT Hi-High Impedance, Lo-Normal Operation DVDDINA-Q(LSB) D0INB-QD1REFT-QD2REFB-QDEFINITIONS OF SPECIFICATIONSAD9201D3TOP VIEWAVDDINTEGRAL NONLINEARITY (INL)(Not to Scale)D4VREF Integral nonlinearity refers to the deviation of each individual D5REFSENSE code from a line drawn from “zero” through “full scale.” The D6AVSS point used as “zero” occurs 1/2 LSB before the first code tran- D7REFB-I sition. “Full scale” is defined as a level 1 1/2 LSBs beyond the D8REFT-I last code transition. The deviation is measured from the center (MSB) D9INB-I of each particular code to the true straight line. SELECTINA-ICLOCKSLEEPDIFFERENTIAL NONLINEARITY (DNL, NO MISSING CODES) An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. It is often specified in terms of the resolution for which no missing codes (NMC) are guaranteed. CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily WARNING! accumulate on the human body and test equipment and can discharge without detection. Although the AD9201 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD ESD SENSITIVE DEVICE precautions are recommended to avoid performance degradation or loss of functionality. –4– REV. D