Datasheet AD7854, AD7854L (Analog Devices) - 3

ManufacturerAnalog Devices
Description3 V to 5 V Single Supply, 200 kSPS, 12-Bit, Parallel Sampling ADC
Pages / Page28 / 3 — AD7854/AD7854L. Parameter. A Version1. B Version1. S Version1. Units. …
RevisionB
File Format / SizePDF / 265 Kb
Document LanguageEnglish

AD7854/AD7854L. Parameter. A Version1. B Version1. S Version1. Units. Test Conditions/Comments

AD7854/AD7854L Parameter A Version1 B Version1 S Version1 Units Test Conditions/Comments

Model Line for this Datasheet

Text Version of Document

AD7854/AD7854L Parameter A Version1 B Version1 S Version1 Units Test Conditions/Comments
POWER REQUIREMENTS AVDD, DVDD +3.0/+5.5 +3.0/+5.5 +3.0/+5.5 V min/max IDD Normal Mode5 5.5 (1.8) 5.5 (1.8) 6 (1.8) mA max AVDD = DVDD = 4.5 V to 5.5 V. Typically 4.5 mA (1.5 mA); 5.5 (1.8) 5.5 (1.8) 6 (1.8) mA max AVDD = DVDD = 3.0 V to 3.6 V. Typically 4.0 mA (1.5 mA). Sleep Mode6 With External Clock On 10 10 10 µA typ Full power-down. Power management bits in control register set as PMGT1 = 1, PMGT0 = 0. 400 400 400 µA typ Partial power-down. Power management bits in control register set as PMGT1 = 1, PMGT0 = 1. With External Clock Off 5 5 5 µA max Typically 1 µA. Full power-down. Power management bits in control register set as PMGT1 = 1, PMGT0 = 0. 200 200 200 µA typ Partial power-down. Power management bits in control register set as PMGT1 = 1, PMGT0 = 1. Normal Mode Power Dissipation 30 (10) 30 (10) 30 (10) mW max VDD = 5.5 V: Typically 25 mW (8) 20 (6.5) 20 (6.5) 20 (6.5) mW max VDD = 3.6 V: Typically 15 mW (5.4) Sleep Mode Power Dissipation With External Clock On 55 55 55 µW typ VDD = 5.5 V 36 36 36 µW typ VDD = 3.6 V With External Clock Off 27.5 27.5 27.5 µW max VDD = 5.5 V: Typically 5.5 µW 18 18 18 µW max VDD = 3.6 V: Typically 3.6 µW SYSTEM CALIBRATION Offset Calibration Span7 +0.05 × VREF/–0.05 × VREF V max/min Allowable Offset Voltage Span for Calibration Gain Calibration Span7 +0.025 × VREF/–0.025 × VREF V max/min Allowable Full-Scale Voltage Span for Calibration NOTES 1Temperature ranges as follows: A, B Versions, –40°C to +85°C; S Version, –55°C to +125°C. 2Specifications apply after calibration. 3Not production tested. Guaranteed by characterization at initial product release. 4Sample tested @ +25°C to ensure compliance. 5All digital inputs @ DGND except for CONVST @ DVDD. No load on the digital outputs. Analog inputs @ AGND. 6CLKIN @ DGND when external clock off. All digital inputs @ DGND except for CONVST @ DVDD. No load on the digital outputs. Analog inputs @ AGND. 7The offset and gain calibration spans are defined as the range of offset and gain errors that the AD7854/AD7854L can calibrate. Note also that these are voltage spans and are not absolute voltages (i.e., the allowable system offset voltage presented at AIN(+) for the system offset error to be adjusted out will be AIN(–) ± 0.05 × VREF, and the allowable system full-scale voltage applied between AIN(+) and AIN(–) for the system full-scale voltage error to be adjusted out will be VREF ± 0.025 × VREF (unipolar mode) and VREF/2 ± 0.025 × VREF (bipolar mode)). This is explained in more detail in the calibration section of the data sheet. Specifications subject to change without notice. REV. B –3–