Datasheet ADXL350 (Analog Devices) - 6

ManufacturerAnalog Devices
Description3-Axis ±1g/±2g/±4g/±8g Digital Accelerometer
Pages / Page37 / 6 — Data Sheet. ADXL350. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. VED. …
File Format / SizePDF / 603 Kb
Document LanguageEnglish

Data Sheet. ADXL350. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. VED. ESER. VDD I/O. GND. RESERVED. INT1. SCL/SCLK. INT2. NC = NO INTERNAL

Data Sheet ADXL350 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS VED ESER VDD I/O GND RESERVED INT1 SCL/SCLK INT2 NC = NO INTERNAL

Model Line for this Datasheet

Text Version of Document

Data Sheet ADXL350 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS VED ND ESER S G R V 16 15 14 VDD I/O 1 13 GND ADXL350 NC 2 12 RESERVED +X NC 3 11 INT1 SCL/SCLK 4 +Y 10 RESERVED +Z NC 5 9 INT2 6 7 8 / O S NC = NO INTERNAL DI DO S CS CONNECTION S S / DI S ADDRE T DA/ S AL
002
TOP VIEW (Not to Scale)
10271- Figure 3. Pin Configuration
Table 5. Pin Function Descriptions Pin No. Mnemonic Description
1 V Digital Interface Supply Voltage. DD I/O 2 NC Not Internally Connected. 3 NC Not Internally Connected. 4 SCL/SCLK Serial Communications Clock. 5 NC Not Internally Connected. 6 SDA/SDI/SDIO Serial Data (I2C)/Serial Data Input (SPI 4-Wire)/Serial Data Input and Output (SPI 3-Wire). 7 SDO/ALT ADDRESS Serial Data Output/Alternate I2C Address Select. 8 CS Chip Select. 9 INT2 Interrupt 2 Output. 10 RESERVED Reserved. This pin must be connected to ground or left open. 11 INT1 Interrupt 1 Output. 12 RESERVED Reserved. This pin must be connected to ground. 13 GND This pin must be connected to ground. 14 V Supply Voltage. S 15 RESERVED Reserved. This pin must be connected to V or left open. S 16 GND This pin must be connected to ground. Rev. 0 | Page 5 of 36 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Absolute Maximum Ratings Thermal Resistance Package Information ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Power Sequencing Power Savings Power Modes Auto Sleep Mode Standby Mode Serial Communications SPI Preventing Bus Traffic Errors I2C Interrupts DATA_READY SINGLE_TAP DOUBLE_TAP Activity Inactivity FREE_FALL Watermark Overrun FIFO Bypass Mode FIFO Mode Stream Mode Trigger Mode Retrieving Data from FIFO Self-Test Register Map Register Definitions Register 0x00—DEVID (Read Only) Register 0x1D—THRESH_TAP (Read/Write) Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) Register 0x21—DUR (Read/Write) Register 0x22—Latent (Read/Write) Register 0x23—Window (Read/Write) Register 0x24—THRESH_ACT (Read/Write) Register 0x25—THRESH_INACT (Read/Write) Register 0x26—TIME_INACT (Read/Write) Register 0x27—ACT_INACT_CTL (Read/Write) ACT AC/DC and INACT AC/DC Bits ACT_x Enable Bits and INACT_x Enable Bits Register 0x28—THRESH_FF (Read/Write) Register 0x29—TIME_FF (Read/Write) Register 0x2A—TAP_AXES (Read/Write) Suppress Bit TAP_x Enable Bits Register 0x2B—ACT_TAP_STATUS (Read Only) ACT_x Source and TAP_x Source Bits Asleep Bit Register 0x2C—BW_RATE (Read/Write) LOW_POWER Bit Rate Bits Register 0x2D—POWER_CTL (Read/Write) Link Bit AUTO_SLEEP Bit Measure Bit Sleep Bit Wakeup Bits Register 0x2E—INT_ENABLE (Read/Write) Register 0x2F—INT_MAP (Read/Write) Register 0x30—INT_SOURCE (Read Only) Register 0x31—DATA_FORMAT (Read/Write) SELF_TEST Bit SPI Bit INT_INVERT Bit FULL_RES Bit Justify Bit Range Bits Register 0x32 to Register 0x37—DATAX0, DATAX1, DATAY0, DATAY1, DATAZ0, DATAZ1 (Read Only) Register 0x38—FIFO_CTL (Read/Write) FIFO_MODE Bits Trigger Bit Samples Bits 0x39—FIFO_STATUS (Read Only) FIFO_TRIG Bit Entries Bits Applications Information Power Supply Decoupling Mechanical Considerations for Mounting Tap Detection Threshold Link Mode Sleep Mode vs. Low Power Mode Offset Calibration Using Self-Test Axes of Acceleration Sensitivity Layout and Design Recommendations Outline Dimensions Ordering Guide