Datasheet AD9674 (Analog Devices) - 9

ManufacturerAnalog Devices
DescriptionOctal Ultrasound AFE
Pages / Page47 / 9 — Data Sheet. AD9674. ADC Timing Diagram. N – 1. AIN. tSETUP. tHOLD. …
RevisionA
File Format / SizePDF / 992 Kb
Document LanguageEnglish

Data Sheet. AD9674. ADC Timing Diagram. N – 1. AIN. tSETUP. tHOLD. TX_TRIG+. TX_TRIG–. tEH. tEL. CLK–. CLK+. tCPD. DCO–. DCO+. FCO. FRAME. FCO–. FCO+. tPD. tDATA

Data Sheet AD9674 ADC Timing Diagram N – 1 AIN tSETUP tHOLD TX_TRIG+ TX_TRIG– tEH tEL CLK– CLK+ tCPD DCO– DCO+ FCO FRAME FCO– FCO+ tPD tDATA

Model Line for this Datasheet

Text Version of Document

Data Sheet AD9674 ADC Timing Diagram N – 1 AIN tA N tSETUP tHOLD TX_TRIG+ TX_TRIG– tEH tEL CLK– CLK+ tCPD DCO– DCO+ t t FCO FRAME FCO– FCO+ tPD tDATA DOUTx– MSB D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 MSB D12 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16
002
DOUTx+
1293- 1 Figure 2. 14-Bit Data Serial Stream (Default, RF Decimator Bypassed, Digital HPF Bypassed), One Channel per Lane Mode, FCO Mode = Word
CW Doppler Timing Diagram tMLO MLO– MLO+ tHOLD tSETUP RESET– RESET+
003 1293- 1 Figure 3. CW Doppler Mode Input MLO±, Continuous Synchronous RESET± Timing, Sampled on the Falling MLO± Edge, 4LO Mode
tMLO MLO– MLO+ tHOLD tSETUP RESET–
004
RESET+
1293- 1 Figure 4. CW Doppler Mode Input MLO±, Continuous Synchronous RESET± Timing, Sampled on the Falling MLO± Edge, 8LO Mode Rev. A | Page 9 of 47 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ADC Timing Diagram CW Doppler Timing Diagram ABSOLUTE MAXIMUM RATINGS THERMAL IMPEDANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TGC MODE CW DOPPLER MODE THEORY OF OPERATION TGC OPERATION Low Noise Amplifier (LNA) Active Impedance Matching LNA Noise CLNA Connection DC Offset Correction/High-Pass Filter Variable Gain Amplifier (VGA) Gain Control VGA Noise Antialiasing Filter (AAF) AAF/VGA Test Mode ADC Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Power and Ground Connection Recommendations Digital Outputs and Timing Digital Output Test Patterns SDIO Pin SCLK Pin CSB Pin RBIAS Pin VREF Pin General-Purpose Output Pins Chip Address Pins ANALOG TEST SIGNAL GENERATION CW DOPPLER OPERATION Quadrature Generation DIGITAL RF DECIMATOR VECTOR PROFILE RF DECIMATOR DC Offset Calibration Multiband AAF and Decimate by 2 High-Pass Filter DIGITAL TEST WAVEFORMS Waveform Generator Channel ID and Ramp Generator DIGITAL BLOCK POWER SAVING SCHEME SERIAL PORT INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS RECOMMENDED START-UP SEQUENCE MEMORY MAP REGISTER DESCRIPTIONS Transfer (Register 0x0FF) Profile Index and Manual TX_TRIG (Register 0x10C) OUTLINE DIMENSIONS ORDERING GUIDE