Datasheet ADRV9008-2 (Analog Devices) - 10

ManufacturerAnalog Devices
DescriptionIntegrated Dual RF Transmitter and Observation Receiver
Pages / Page95 / 10 — ADRV9008-2. Data Sheet. Parameter. Symbol. Min. Typ. Max. Unit. Test …
File Format / SizePDF / 2.5 Mb
Document LanguageEnglish

ADRV9008-2. Data Sheet. Parameter. Symbol. Min. Typ. Max. Unit. Test Conditions/Comments

ADRV9008-2 Data Sheet Parameter Symbol Min Typ Max Unit Test Conditions/Comments

Model Line for this Datasheet

Text Version of Document

ADRV9008-2 Data Sheet Parameter Symbol Min Typ Max Unit Test Conditions/Comments
High Level −10 +10 μA Low Level −10 +10 μA Logic Outputs Output Voltage High Level VDD_ V INTERFACE × 0.8 Low Level VDD_ V INTERFACE × 0.2 Drive Capability 3 mA DIGITAL SPECFICATIONS (CMOS)—GPIO_3p3_x Logic Inputs Input Voltage High Level VDDA_3P3 VDDA_ V × 0.8 3P3 Low Level 0 VDDA_ V 3P3 × 0.2 Input Current High Level −10 +10 μA Low Level −10 +10 μA Logic Outputs Output Voltage High Level VDDA_ V 3P3 × 0.8 Low Level VDDA_ V 3P3 × 0.2 Drive Capability 4 mA DIGITAL SPECIFICATIONS (LVDS) Logic Inputs (SYSREF_IN±, SYNCINx±) Input Voltage Range 825 1675 mV Each differential input in the pair Input Differential −100 +100 mV Voltage Threshold Receiver Differential 100 Ω Internal termination enabled Input Impedance Logic Outputs (SYNCOUTx±) Output Voltage High 1375 mV Low 1025 mV Output Differential 225 mV Programmable in 75 mV steps Voltage Output Offset Voltage 1200 mV SPI TIMING See the UG-1295 for more information. SCLK Period tCP 20 ns SCLK Pulse Width tMP 10 ns CS Setup to First SCLK tSC 3 ns Rising Edge Last SCLK Falling Edge to tHC 0 ns CS Hold SDIO Data Input Setup to tS 2 ns SCLK Rev. 0 | Page 10 of 95 Document Outline Features Applications General Description Revision History Functional Block Diagram Specifications Current and Power Consumption Specifications Timing Diagrams Absolute Maximum Ratings Reflow Profile Thermal Management Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics 75 MHz to 525 MHz Band 650 MHz to 3000 MHz Band 3400 MHz to 4800 MHz Band 5100 MHz to 5900 MHz Band Transmitter Output Impedance Observation Receiver Input Impedance Terminology Theory of Operation Transmitter Observation Receiver Clock Input Synthesizers RF PLL Clock PLL Serial Peripheral Interface (SPI) JTAG Boundary Scan Power Supply Sequence GPIO_x Pins Auxiliary Converters AUXADC_x Auxiliary DAC x JESD204B Data Interface Applications Information PCB Layout and Power Supply Recommendations Overview PCB Material and Stackup Selection Fanout and Trace Space Guidelines Component Placement and Routing Guidelines Signals with Highest Routing Priority Signals with Second Routing Priority Signals with Lowest Routing Priority RF and JESD204B Transmission Line Layout RF Routing Guidelines Transmitter Balun DC Feed Supplies JESD204B Trace Routing Recommendations Routing Recommendations Stripline Transmission Lines vs. Microstrip Transmission Lines Isolation Techniques Used on the ADRV9008-2W/PCBZ Isolation Goals Isolation Between JESD204B Lines RF Port Interface Information RF Port Impedance Data Advanced Design System (ADS) Setup Using the DataAccessComponent and SEDZ File Transmitter Bias and Port Interface General Observation Receiver Path Interface Impedance Matching Network Example Outline Dimensions Ordering Guide