Data SheetAD8226TYPICAL PERFORMANCE CHARACTERISTICS T = 25°C, VS = ±15 V, RL = 10 kΩ, unless otherwise noted. N: 2203MEAN: 0.041160MEAN: 35.7649250SD: 0.224SD: 229.378140200120100S150STTHI 80HI100604050200 1 0 4 –900–600–3000300600900 03 03 6- –1.2–0.9–0.6–0.300.30.60.91.2 6- V 03 03 OSO @ ±15V (µV)V 07 OSI DRIFT (µV) 07 Figure 3. Typical Distribution of Output Offset Voltage Figure 6. Typical Distribution of Input Offset Voltage Drift, G = 100 240MEAN: –0.57180MEAN: 21.5589SD: 1.5762SD: 0.624210150180120150S TS THI 12090HI90606030300 32 0 5 –9–6–30369 0 03 6- 1820222426 6- V 03 03 OSO DRIFT (µV) 07 POSITIVE IBIAS CURRENT @ ±15V (nA) 07 Figure 4. Typical Distribution of Output Offset Voltage Drift Figure 7. Typical Distribution of Input Bias Current 350MEAN: –3.67283MEAN: 0.003SD: 51.1300SD: 0.075300250250200200SSTTHIHI 15015010010050500 3 0 6 –400–2000200400 03 03 6- –0.9–0.6–0.300.30.60.9 6- V 03 03 OSI @ RG PINS @ ±15V (µV)V 07 OSI @ ±15V (nA) 07 Figure 5. Typical Distribution of Input Offset Voltage Figure 8. Typical Distribution of Input Offset Current Rev. D | Page 9 of 28 Document Outline FEATURES APPLICATIONS PIN CONFIGURATION GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ARCHITECTURE GAIN SELECTION REFERENCE TERMINAL INPUT VOLTAGE RANGE Performance Across Temperature Recommendation for Best Performance LAYOUT Common-Mode Rejection Ratio Over Frequency Power Supplies References INPUT BIAS CURRENT RETURN PATH INPUT PROTECTION RADIO FREQUENCY INTERFERENCE (RFI) APPLICATIONS INFORMATION DIFFERENTIAL DRIVE Tips for Best Differential Output Performance PRECISION STRAIN GAGE DRIVING AN ADC OUTLINE DIMENSIONS ORDERING GUIDE