LTC1750 WWWUUWUABSOLUTE MAXIMUM RATINGSPACKAGE/ORDER INFORMATIONOVDD = VDD (Notes 1, 2) TOP VIEW ORDER PART Supply Voltage (VDD) ... 5.5V SENSE 1 48 OF NUMBER Analog Input Voltage (Note 3) .. – 0.3V to (VDD + 0.3V) V 2 47 CM OGND Digital Input Voltage (Note 4) ... – 0.3V to (VDD + 0.3V) GND 3 46 D13 LTC1750CFW + Digital Output Voltage ... – 0.3V to (V A 4 45 IN D12 DD + 0.3V) A – 5 44 IN D11 LTC1750IFW OGND Voltage .. – 0.3V to 1V GND 6 43 OVDD V 7 42 DD D10 Power Dissipation .. 2000mW V 8 41 DD D9 Operating Temperature Range GND 9 40 D8 REFLB 10 39 D7 LTC1750C ... 0°C to 70°C REFHA 11 38 OGND GND 12 37 GND LTC1750I .. – 40°C to 85°C GND 13 36 GND Storage Temperature Range ... – 65°C to 150°C REFLA 14 35 D6 REFHB 15 34 D5 Lead Temperature (Soldering, 10 sec).. 300°C GND 16 33 D4 V 17 32 DD OVDD V 18 31 DD D3 GND 19 30 D2 V 20 29 DD D1 GND 21 28 D0 MSBINV 22 27 OGND ENC 23 26 CLKOUT ENC 24 25 PGA FW PACKAGE 48-LEAD PLASTIC TSSOP TJMAX = 150°C, θJA = 35°C/W Consult LTC Marketing for parts specified with wider operating temperature ranges. UCO VERTER CHARACTERISTICS The ● indicates specifications which apply over the full operatingtemperature range, otherwise specifications are at TA = 25 ° C. (Note 5)PARAMETERCONDITIONSMINTYPMAXUNITS Resolution (No Missing Codes) ● 14 Bits Integral Linearity Error (Note 6) – 3 ±0.75 3 LSB Differential Linearity Error ● –1 ±0.5 1.5 LSB Offset Error (Note 7) External Reference (VSENSE = 1.125V, PGA = 0) –35 ±8 35 mV Gain Error External Reference (VSENSE = 1.125V, PGA = 0) –3.5 ±1 3.5 %FS Full-Scale Tempco Internal Reference ±40 ppm/°C External Reference (VSENSE = 1.125V) ±20 ppm/°C Offset Tempco ±20 µV/°C Input Referred Noise (Transition Noise) VSENSE = 1.125V, PGA = 0 0.92 LSBRMS UUA ALOG I PUT The ● indicates specifications which apply over the full operating temperature range, otherwisespecifications are at TA = 25 ° C. (Note 5)SYMBOLPARAMETERCONDITIONSMINTYPMAXUNITS VIN Analog Input Range (Note 8) 4.75V ≤ VDD ≤ 5.25V ● ±0.7 to ±1.125 V I + – IN Analog Input Leakage Current 0 < AIN , AIN < VDD ● –1 1 µA CIN Analog Input Capacitance Sample Mode ENC < ENC 6.9 pF Hold Mode ENC > ENC 2.4 pF tACQ Sample-and-Hold Acquisition Time ● 5 6 ns tAP Sample-and-Hold Acquisition Delay Time 0 ns tJITTER Sample-and-Hold Acquisition Delay Time Jitter 0.12 psRMS CMRR Analog Input Common Mode Rejection Ratio 1.5V < (A – + IN = AIN ) < 3V 80 dB 1750f 2