AD7765TIMING DIAGRAMS32 × tSCOt1SCO (O)tt28t9t3FSO (O)t4tt65t7SDO (O) 002 D23D22D21D20D19D1D0ST4ST3ST2ST1ST0000 06519- Figure 2. Serial Read Timing Diagram t1SCO (O)t2t12t10FSI (I)t11t14t13t15 003 SDI (I)RA15RA14RA13RA12RA11RA10RA9RA8RA1RA0D15D14D1D0 06519- Figure 3. AD7765 Register Write SCO (O)≥8 × tSCOFSO (O)STATUS REGISTERDON’T CARESDO (O)CONTENTS [31:16]BITS [15:0]NEXT DATA READ FOLLOWING THE WRITE TO CONTROL REGISTERFSI (I) 004 SDI (I)CONTROL REGISTERCONTROL REGISTERADDR (0x0001)INSTRUCTION 06519- Figure 4. AD7765 Status Register Read Cycle Rev. A | Page 7 of 32 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Timing Specifications Timing Diagrams Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Theory of Operation Σ-Δ Modulation and Digital Filtering AD7765 Antialias Protection AD7765 Input Structure On-Chip Differential Amplifier Modulator Input Structure Driving the Modulator Inputs Directly AD7765 Interface Reading Data Reading Status and Other Registers Writing to the AD7765 AD7765 Functionality Synchronization Overrange Alerts Power Modes Low Power Mode RESET/PWRDWN Mode Decimation Rate Pin Daisy Chaining Reading Data in Daisy-Chain Mode Writing Data in Daisy-Chain Mode Clocking the AD7765 MCLK Jitter Requirements Example 1 Example 2 Decoupling and Layout Information Supply Decoupling Reference Voltage Filtering Differential Amplifier Components Layout Considerations Using the AD7765 Bias Resistor Selection AD7765 Registers Control Register Status Register Gain Register—Address 0x0004 Non-Bit-Mapped, Default Value 0xA000 Overrange Register—Address 0x0005 Non-Bit-Mapped, Default Value 0xCCCC Outline Dimensions Ordering Guide