AD8283Data SheetPIN CONFIGURATION AND FUNCTION DESCRIPTIONSVVRRDD33D1DD33D1NCDVNCNCD0D1D2D3D4D5D6D7D8D9D10DDVNC727170696867666564636261605958575655NC154 NCPIN 1DSYNC2INDICATOR53 TEST4PDWN352 DVDD18CLKDVDD18451 CLK+SCLK550 CLK–SDIO649 DVDD33CLKCS748 AVDD33REFAUX847 VREFMUXA9AD828346 RBIASZSEL 10(TOP VIEW)45 BANDTEST1 1144 APOUTTEST2 1243 ANOUTDVDD33SPI 1342 TEST3AVDD18 1441 AVDD18ADCAVDD33A 1540 AVDD18INA– 1639 INADC+INA+ 1738 INADC–NC 1837 NC192021222324252627282930313233343536–+NCNCF–F+NCINB–INB+INC–INC+IND–IND+INEINEININDD33BDD33CDD33DDD33EDD33FAVAVAVAVAVNOTES 003 1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN. 2. THE EXPOSED PADDLE SHOULD BE TIED TO ANALOG/DIGITAL GROUND PLANE. 09795- Figure 3. Table 6. Pin Function Descriptions Pin No.NameDescription 0 GND Ground. Exposed paddle on the bottom side; should be tied to the analog/digital ground plane. 1 NC No Connection. Pin can be tied to any potential. 2 DSYNC Data Out Synchronization. 3 PDWN Full Power-Down. Logic high overrides SPI and powers down the part, logic low allows selection through SPI. 4 DVDD18 1.8 V Digital Supply. 5 SCLK Serial Clock. 6 SDIO Serial Data Input/Output. 7 CS Chip Select Bar. 8 AUX Logic high forces to Channel ADC (INADC+/INADC−); AUX has a higher priority than MUXA. 9 MUXA Logic high forces to Channel A unless AUX is asserted. 10 ZSEL Input Impedance Select. Logic high overrides SPI and sets it to 200 kΩ; logic low allows selection through SPI. 11 TEST1 Pin should not be used; tie to ground. 12 TEST2 Pin should not be used; tie to ground. 13 DVDD33SPI 3.3 V Digital Supply, SPI Port. 14 AVDD18 1.8 V Analog Supply. 15 AVDD33A 3.3 V Analog Supply, Channel A. 16 INA− Negative LNA Analog Input for Channel A. 17 INA+ Positive LNA Analog Input for Channel A. 18 NC No Connect. Pin can be tied to any potential. 19 NC No Connect. Pin can be tied to any potential. 20 NC No Connect. Pin can be tied to any potential. 21 AVDD33B 3.3 V Analog Supply, Channel B. 22 INB− Negative LNA Analog Input for Channel B. 23 INB+ Positive LNA Analog Input for Channel B. 24 AVDD33C 3.3 V Analog Supply, Channel C. 25 INC− Negative LNA Analog Input for Channel C. 26 INC+ Positive LNA Analog Input for Channel C. Rev. C | Page 8 of 27 Document Outline Features Applications Functional Block Diagram General Description Table of Contents Revision History Specifications AC Specifications Digital Specifications Switching Specifications Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Radar Receive Path AFE Channel Overview Low Noise Amplifier (LNA) Recommendation Antialiasing Filter (AAF) Mux and Mux Controller ADC Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations SDIO Pin SCLK Pin CS Pin RBIAS Pin Voltage Reference Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations Serial Peripheral Interface (SPI) Hardware Interface Memory Map Reading the Memory Map Table Logic Levels Reserved Locations Default Values Application Diagrams Outline Dimensions Ordering Guide Automotive Products