Data SheetADL5202SPECIFICATIONS VS = 5 V, TA = 25°C, RS = RL = 150 Ω at 100 MHz, high performance mode, 2 V p-p differential output, unless otherwise noted. Table 1. ParameterTest Conditions/CommentsMinTypMaxUnit DYNAMIC PERFORMANCE −3 dB Bandwidth VOUT < 2 V p-p (5.2 dBm) 700 MHz Slew Rate 5.5 V/ns Input Return Loss (S11) 100 MHz −17.7 dB Output Return Loss (S22) 100 MHz −16.5 dB INPUT STAGE VINA+, VINB+ and VINA−, VINB− pins Maximum Input Swing (Differential) Gain code = 111111 10.8 V p-p Differential Input Resistance 150 Ω Common-Mode Input Voltage 1.5 V CMRR Gain code = 000000 40 dB GAIN Maximum Voltage Gain Gain code = 000000 20 dB Minimum Voltage Gain Gain code = 111111 −11.5 dB Gain Step Size 0.5 dB Gain Flatness 30 MHz < fC < 200 MHz 0.285 dB Gain Temperature Sensitivity Gain code = 000000 0.012 dB/°C Gain Step Response For VIN = 0.2 V, gain code = 111111 to 000000 15 ns Gain Conformance Error Over 10 dB gain range ±0.03 dB Phase Conformance Error Over 10 dB gain range 1.0 Degrees OUTPUT STAGE VOUTx+ and VOUTx− pins Output Voltage Swing At P1dB, gain code = 000000 10 V p-p Differential Output Resistance Differential 150 Ω NOISE/HARMONIC PERFORMANCE 46 MHz Gain code = 000000, high performance mode Second Harmonic VOUT = 2 V p-p −92 dBc Third Harmonic VOUT = 2 V p-p −105 dBc Output IP3 VOUT = 2 V p-p composite 47.5 dBm 70 MHz Gain code = 000000, high performance mode Second Harmonic VOUT = 2 V p-p −96 dBc Third Harmonic VOUT = 2 V p-p −105 dBc Output IP3 VOUT = 2 V p-p composite 47.5 dBm 140 MHz Gain code = 000000, high performance mode Noise Figure 7.5 dB Second Harmonic VOUT = 2 V p-p −86 dBc Third Harmonic VOUT = 2 V p-p −105 dBc Output IP3 VOUT = 2 V p-p composite 47.5 dBm Output 1 dB Compression Point 19.5 dBm 300 MHz Gain code = 000000, high performance mode Second Harmonic VOUT = 2 V p-p −77 dBc Third Harmonic VOUT = 2 V p-p −91 dBc Output IP3 VOUT = 2 V p-p composite 45 dBm Rev. D | Page 3 of 29 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS CHARACTERIZATION AND TEST CIRCUITS THEORY OF OPERATION DIGITAL INTERFACE OVERVIEW PARALLEL DIGITAL INTERFACE SERIAL PERIPHERAL INTERFACE (SPI) Fast Attack GAIN UP/DOWN INTERFACE TRUTH TABLE LOGIC TIMING CIRCUIT DESCRIPTION BASIC STRUCTURE Input System Output Amplifier Gain Control APPLICATIONS INFORMATION BASIC CONNECTIONS ADC DRIVING LAYOUT CONSIDERATIONS EVALUATION BOARD EVALUATION BOARD CONTROL SOFTWARE EVALUATION BOARD SCHEMATICS AND ARTWORK EVALUATION BOARD CONFIGURATION OPTIONS Configuration Options for the Main Section Configuration Options for the USB Section OUTLINE DIMENSIONS ORDERING GUIDE