Datasheet AD9363 (Analog Devices) - 2

ManufacturerAnalog Devices
DescriptionRF Agile Transceiver
Pages / Page32 / 2 — AD9363. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 11/2016—Revision …
RevisionD
File Format / SizePDF / 529 Kb
Document LanguageEnglish

AD9363. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 11/2016—Revision D: Initial Version

AD9363 Data Sheet TABLE OF CONTENTS REVISION HISTORY 11/2016—Revision D: Initial Version

Model Line for this Datasheet

Text Version of Document

link to page 1 link to page 1 link to page 1 link to page 1 link to page 2 link to page 3 link to page 8 link to page 11 link to page 11 link to page 15 link to page 15 link to page 15 link to page 15 link to page 16 link to page 20 link to page 20 link to page 24 link to page 28 link to page 28 link to page 28 link to page 28 link to page 28 link to page 28 link to page 29 link to page 29 link to page 30 link to page 30 link to page 30 link to page 30 link to page 32 link to page 32 link to page 32
AD9363 Data Sheet TABLE OF CONTENTS
Features .. 1 2.4 GHz Frequency Band .. 24 Applications ... 1 Theory of Operation .. 28 Functional Block Diagram .. 1 General... 28 General Description ... 1 Receiver.. 28 Revision History ... 2 Transmitter .. 28 Specifications ... 3 Clock Input Options .. 28 Current Consumption—VDD_INTERFACE... 8 Synthesizers ... 28 Current Consumption—VDDD1P3_DIG and VDDAx Digital Data Interface... 29 (Combination of All 1.3 V Supplies) ... 11 Enable State Machine ... 29 Absolute Maximum Ratings ... 15 SPI Interface .. 30 Reflow Profile .. 15 Control Pins .. 30 Thermal Resistance .. 15 GPO Pins (GPO_3 to GPO_0) ... 30 ESD Caution .. 15 Auxiliary Converters .. 30 Pin Configuration and Function Descriptions ... 16 Packaging and Ordering Information ... 32 Typical Performance Characteristics ... 20 Outline Dimensions ... 32 800 MHz Frequency Band ... 20 Ordering Guide .. 32
REVISION HISTORY 11/2016—Revision D: Initial Version
Rev. D | Page 2 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS CURRENT CONSUMPTION—VDD_INTERFACE CURRENT CONSUMPTION—VDDx (COMBINATION OF ALL 1.3 V SUPPLIES) ABSOLUTE MAXIMUM RATINGS REFLOW PROFILE THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 800 MHZ FREQUENCY BAND 2.4 GHZ FREQUENCY BAND THEORY OF OPERATION GENERAL RECEIVER TRANSMITTER CLOCK INPUT OPTIONS SYNTHESIZERS RF PLLs BB PLL DIGITAL DATA INTERFACE DATA_CLK Signal FB_CLK Signal RX_FRAME and TX_FRAME Signals ENABLE STATE MACHINE SPI Control Mode Pin Control Mode SPI INTERFACE CONTROL PINS Control Outputs (CTRL_OUT7 to CTRL_OUT0) Control Inputs (CTRL_IN3 to CTRL_IN0) GPO PINS (GPO_3 TO GPO_0) AUXILIARY CONVERTERS AUXADC AUXDAC1 and AUXDAC2 POWERING THE AD9363 APPLICATIONS INFORMATION PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE