Datasheet AD7175-8 (Analog Devices) - 5

ManufacturerAnalog Devices
Description24-Bit, 8-/16-Channel, 250 kSPS, Sigma-Delta ADC with True Rail-to-Rail Buffers
Pages / Page65 / 5 — AD7175-8. Data Sheet. Parameter. Test Conditions/Comments. Min. Typ. Max. …
File Format / SizePDF / 1.1 Mb
Document LanguageEnglish

AD7175-8. Data Sheet. Parameter. Test Conditions/Comments. Min. Typ. Max. Unit

AD7175-8 Data Sheet Parameter Test Conditions/Comments Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 7 link to page 7 link to page 7 link to page 7 link to page 7
AD7175-8 Data Sheet Parameter Test Conditions/Comments Min Typ Max Unit
Turn-On Settling Time 100 nF REFOUT capacitor 200 µs Short-Circuit Current, I 25 mA SC EXTERNAL REFERENCE INPUTS Differential Input Range V = (REF+) − (REF−) 1 2.5 AVDD1 V REF Absolute Voltage Limits1 Input Buffers Disabled AVSS − 0.05 AVDD1 + 0.05 V Input Buffers Enabled AVSS AVDD1 V REF+/REF− Input Current Input Buffers Disabled Input Current ±72 µA/V Input Current Drift External clock ±1.2 nA/V/°C Internal clock ±6 nA/V/°C Input Buffers Enabled Input Current ±800 nA Input Current Drift 1.2 nA/°C Normal Mode Rejection1 See the Rejection parameter Common-Mode Rejection 95 dB TEMPERATURE SENSOR Accuracy After user calibration at 25°C ±2 °C Sensitivity 470 µV/K BURNOUT CURRENTS Source/Sink Current Analog input buffers must be enabled ±10 µA POWER-DOWN SWITCH RON 24 Ω Allowable Currents 16 mA GENERAL-PURPOSE INPUTS/OUTPUTS With respect to AVSS (GPIO0, GPIO1, GPO2, GPO3) Input Mode Leakage Current1 −10 +10 µA Floating State Output Capacitance 5 pF Output High Voltage, V 1 I = 200 µA AVSS + 4 V OH SOURCE Output Low Voltage, V 1 I = 800 µA AVSS + 0.4 V OL SINK Input High Voltage, V 1 AVSS + 3 V INH Input Low Voltage, V 1 AVSS + 0.7 V INL CLOCK Internal Clock Frequency 16 MHz Accuracy −2.5% +2.5% % Duty Cycle 50 % Output Low Voltage, V 0.4 V OL Output High Voltage, V 0.8 × IOVDD V OH Crystal Frequency 14 16 16.384 MHz Start-Up Time 10 µs External Clock (CLKIO) 16 16.384 MHz Duty Cycle1 30 50 70 % Rev. 0 | Page 4 of 64 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING CHARACTERISTICS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS NOISE PERFORMANCE AND RESOLUTION GETTING STARTED POWER SUPPLIES DIGITAL COMMUNICATION Accessing the ADC Register Map AD7175-8 RESET CONFIGURATION OVERVIEW Channel Configuration Channel Registers ADC Setups Setup Configuration Registers Filter Configuration Registers Gain Registers Offset Registers ADC Mode and Interface Mode Configuration ADC Mode Register Interface Mode Register Understanding Configuration Flexibility CIRCUIT DESCRIPTION BUFFERED ANALOG INPUT CROSSPOINT MULTIPLEXER Fully Differential Inputs Single-Ended Inputs AD7175-8 REFERENCE External Reference Internal Reference BUFFERED REFERENCE INPUT CLOCK SOURCE Internal Oscillator External Crystal External Clock DIGITAL FILTERS SINC5 + SINC1 FILTER SINC3 FILTER SINGLE CYCLE SETTLING ENHANCED 50 HZ AND 60 HZ REJECTION FILTERS OPERATING MODES CONTINUOUS CONVERSION MODE CONTINUOUS READ MODE SINGLE CONVERSION MODE STANDBY AND POWER-DOWN MODES CALIBRATION DIGITAL INTERFACE CHECKSUM PROTECTION CRC CALCULATION Polynomial Example of a Polynomial CRC Calculation—24-Bit Word: 0x654321 (Eight Command Bits and 16-Bit Data) XOR Calculation Example of an XOR Calculation—24-Bit Word: 0x654321 (Eight Command Bits and 16-Bit Data) INTEGRATED FUNCTIONS GENERAL-PURPOSE I/O EXTERNAL MULTIPLEXER CONTROL DELAY 16-BIT/24-BIT CONVERSIONS DOUT_RESET SYNCHRONIZATION Normal Synchronization Alternate Synchronization ERROR FLAGS ADC_ERROR CRC_ERROR REG_ERROR Input/Output DATA_STAT IOSTRENGTH POWER-DOWN SWITCH INTERNAL TEMPERATURE SENSOR GROUNDING AND LAYOUT REGISTER SUMMARY REGISTER DETAILS COMMUNICATIONS REGISTER STATUS REGISTER ADC MODE REGISTER INTERFACE MODE REGISTER REGISTER CHECK DATA REGISTER GPIO CONFIGURATION REGISTER ID REGISTER CHANNEL REGISTER 0 CHANNEL REGISTER 1 TO CHANNEL REGISTER 15 SETUP CONFIGURATION REGISTER 0 SETUP CONFIGURATION REGISTER 1 TO SETUP CONFIGURATION REGISTER 7 FILTER CONFIGURATION REGISTER 0 FILTER CONFIGURATION REGISTER 1 TO FILTER CONFIGURATION REGISTER 7 OFFSET REGISTER 0 OFFSET REGISTER 1 TO OFFSET REGISTER 7 GAIN REGISTER 0 GAIN REGISTER 1 TO GAIN REGISTER 7 OUTLINE DIMENSIONS ORDERING GUIDE
EMS supplier