AD9430. TIMING DIAGRAMS. CLK+. CLK–. DS+. DS–. tSDS. tHDS. tPD. 14 CYCLES. INTERLEAVED DATA OUT. PORT A. STATIC. INVALID. N+2. DA11–DA0. PORT B. N+1. N+3
AD9430TIMING DIAGRAMSCLK+CLK–DS+DS–tSDStHDStPD14 CYCLEStINTERLEAVED DATA OUTVPORT ASTATICINVALIDNN+2DA11–DA0PORT BSTATICINVALIDINVALIDN+1N+3DB11–DB0PARALLEL DATA OUTPORT ADA11–DA0STATICINVALIDINVALIDNN+2PORT BSTATICINVALIDINVALIDN+1N+3DB11–DB0tCPDDCO–STATICDCO+ 02607-002 Figure 2. CMOS Timing Diagram N–1NAN+1INtELtEH1/fSCLK+CLK–tPDN–14N–13NN+1DATA OUT14 CYCLESDCO+DCO– 02607-003 tCPD Figure 3. LVDS Timing Diagram Rev. E | Page 9 of 44 Document Outline FEATURES FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION APPLICATIONS TABLE OF CONTENTS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY APPLICATION NOTES THEORY OF OPERATION ENCODE INPUT ANALOG INPUT DS INPUTS (DS+, DS–) CMOS OUTPUTS LVDS OUTPUTS VOLTAGE REFERENCE NOISE POWER RATIO TESTING (NPR) EVALUATION BOARD, CMOS MODE POWER CONNECTOR ANALOG INPUTS GAIN ENCODE VOLTAGE REFERENCE DATA FORMAT SELECT I/P TIMING SELECT TIMING CONTROLS CMOS DATA OUTPUTS CRYSTAL OSCILLATOR OPTIONAL AMPLIFIER TROUBLESHOOTING EVALUATION BOARD, LVDS MODE POWER CONNECTOR ANALOG INPUTS GAIN CLOCK VOLTAGE REFERENCE DATA FORMAT SELECT DATA OUTPUTS CRYSTAL OSCILLATOR OUTLINE DIMENSIONS ORDERING GUIDE