Datasheet AD6641 (Analog Devices) - 9

ManufacturerAnalog Devices
Description250 MHz Bandwidth DPD Observation Receiver
Pages / Page28 / 9 — AD6641. tDSDO. SP_SCLK. SP_SDO. D11. D10. tSSF. tHSF. SP_SDFS. CLK±. …
File Format / SizePDF / 662 Kb
Document LanguageEnglish

AD6641. tDSDO. SP_SCLK. SP_SDO. D11. D10. tSSF. tHSF. SP_SDFS. CLK±. tSfill. tHfill. FILL±

AD6641 tDSDO SP_SCLK SP_SDO D11 D10 tSSF tHSF SP_SDFS CLK± tSfill tHfill FILL±

Model Line for this Datasheet

Text Version of Document

AD6641 tDSDO SP_SCLK
05
SP_SDO D11 D10
3-0 81 09 Figure 5. SP_SDO Propagation Delay
SP_SCLK tSSF tHSF
06
SP_SDFS
-0 813 09 Figure 6. Slave Mode SP_SDFS Setup/Hold Time
CLK± tSfill tHfill FILL±
9813-007 0 Figure 7. FILL± Setup and Hold Times Rev. 0 | Page 9 of 28 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY PRODUCT HIGHLIGHTS SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS SPI TIMING REQUIREMENTS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS SPI REGISTER MAP THEORY OF OPERATION FIFO OPERATION Single Capture Mode Fill Pin Timing Dump Pin Timing SPORT Master Mode (Single Capture) Fill Pulse (1) Empty Signal (2) Full Signal (3) Dump Signal (4)—Transition to High SCLK Signal (5) SDFS Signal (6) Dump Signal (7)—Transition to Low Empty Signal (8)—Transition to High Parallel Master Mode (Single Capture) Fill Pulse (1) Empty Signal (2) Full Signal (3) Dump Signal (4)—Transition to High PCLK± Signal (5) PD[11:0] Signal (6) Dump Signal (7)—Transition to Low Empty Signal (8)—Transition to High Continuous Capture Mode FIFO OUTPUT INTERFACES SPORT Interface Serial Data Frame (Serial Bus Master) CMOS Output Interface LVDS Output Interface ANALOG INPUT AND VOLTAGE REFERENCE VREF CONFIGURATION USING THE SPI OUTLINE DIMENSIONS ORDERING GUIDE