Datasheet ADG1236 (Analog Devices) - 8

ManufacturerAnalog Devices
DescriptionLow Capacitance, Low Charge Injection, ±15 V/12 V iCMOS, Dual SPDT Switch
Pages / Page16 / 8 — ADG1236. Data Sheet. TERMINOLOGY IDD. CD (Off). CD, CS (On). VD (VS). …
RevisionA
File Format / SizePDF / 351 Kb
Document LanguageEnglish

ADG1236. Data Sheet. TERMINOLOGY IDD. CD (Off). CD, CS (On). VD (VS). CIN. RON. tTRANS. RFLAT(ON). Charge Injection. IS (Off). ID (Off)

ADG1236 Data Sheet TERMINOLOGY IDD CD (Off) CD, CS (On) VD (VS) CIN RON tTRANS RFLAT(ON) Charge Injection IS (Off) ID (Off)

Model Line for this Datasheet

Text Version of Document

ADG1236 Data Sheet TERMINOLOGY IDD CD (Off)
The positive supply current. The off switch drain capacitance, measured with reference to
I
ground.
SS
The negative supply current.
CD, CS (On) VD (VS)
The on switch capacitance, measured with reference to ground. The analog voltage on Terminals D and S.
CIN RON
The digital input capacitance. The ohmic resistance between D and S.
tTRANS RFLAT(ON)
The delay time between the 50% and 90% points of the digital Flatness is defined as the difference between the maximum and input and switch on condition when switching from one minimum value of on resistance as measured over the specified address state to another. analog signal range.
Charge Injection IS (Off)
A measure of the glitch impulse transferred from the digital The source leakage current with the switch off. input to the analog output during switching.
ID (Off) Off Isolation
The drain leakage current with the switch off. A measure of unwanted signal coupling through an off switch.
ID, IS (On) Crosstalk
The channel leakage current with the switch on. A measure of unwanted signal that is coupled through from one
V
channel to another as a result of parasitic capacitance.
INL
The maximum input voltage for Logic 0.
Bandwidth V
The frequency at which the output is attenuated by 3 dB.
INH
The minimum input voltage for Logic 1.
On Response I
The frequency response of the on switch.
INL (IINH)
The input current of the digital input.
Insertion Loss C
The loss due to the on resistance of the switch.
S (Off )
The off switch source capacitance, measured with reference to
THD + N
ground. The ratio of the harmonic amplitude plus noise of the signal to the fundamental. Rev. A | Page 8 of 16 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS DUAL SUPPLY SINGLE SUPPLY ABSOLUTE MAXIMUM RATINGS ESD CAUTION TRUTH TABLE FOR SWITCHES PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS TEST CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE